# LMP7711/LMP7712 # Single and Dual Precision, 17 MHz, Low Noise, CMOS Input Amplifiers ### **General Description** The LMP7711/LMP7712 are single and dual low noise, low offset, CMOS input, rail-to-rail output precision amplifiers with a high gain bandwidth product and an enable pin. The LMP7711/LMP7712 are part of the LMP™ precision amplifier family and are ideal for a variety of instrumentation applications. Utilizing a CMOS input stage, the LMP7711/LMP7712 achieve an input bias current of 100 fA, an input referred voltage noise of 5.8 nV/ $\sqrt{\text{Hz}}$ , and an input offset voltage of less than ±150 $\mu$ V. These features make the LMP7711/LMP7712 superior choices for precision applications. Consuming only 1.15 mA of supply current, the LMP7711 offers a high gain bandwidth product of 17 MHz, enabling accurate amplification at high closed loop gains. The LMP7711/LMP7712 have a supply voltage range of 1.8V to 5.5V, which makes these ideal choices for portable low power applications with low supply voltage requirements. In order to reduce the already low power consumption the LMP7711/LMP7712 have an enable function. Once in shutdown, the LMP7711/LMP7712 draw only 140 nA of supply current. The LMP7711/LMP7712 are built with National's advanced VIP50 process technology. The LMP7711 is offered in a 6-pin TSOT23 package and the LMP7712 is offered in a 10-pin MSOP. #### **Features** Unless otherwise noted, typical values at $V_S = 5V$ . | Input offset voltage | ±150 μV (max) | |--------------------------|---------------| | ■ Input bias current | 100 fA | | ■ Input voltage noise | 5.8 nV/ √Hz | | ■ Gain bandwidth product | 17 MHz | | | | ■ Supply current (LMP7711) 1.15 mA ■ Supply current (LMP7712) 1.30 mA ■ Supply voltage range 1.8V to 5.5V ■ THD+N @ f = 1 kHz 0.001% ■ Operating temperature range —40°C to 125°C ■ Rail-to-rail output swing ■ Space saving TSOT23 package (LMP7711) ■ MSOP-10 package (LMP7712) ### **Applications** - Active filters and buffers - Sensor interface applications - Transimpedance amplifiers # **Typical Performance** #### Offset Voltage Distribution #### Input Referred Voltage Noise LMP™ is a trademark of National Semiconductor Corporation ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. ESD Tolerance (Note 2) Human Body Model2000VMachine Model200V $V_{IN}$ Differential $\pm 0.3V$ Supply Voltage ( $V_S = V^+ - V^-$ )6.0VVoltage on Input/Output Pins $V^+ + 0.3V$ , $V^- - 0.3V$ Storage Temperature Range $-65^{\circ}$ C to $150^{\circ}$ CJunction Temperature (Note 3) $+150^{\circ}$ C Soldering Information Infrared or Convection (20 sec) 235°C Wave Soldering Lead Temp. (10 sec) 260°C # **Operating Ratings** (Note 1) Temperature Range (Note 3) -40°C to 125°C Supply Voltage $(V_S = V^+ - V^-)$ $0^{\circ}C \le T_{A} \le 125^{\circ}C$ 1.8V to 5.5V -40°C $\le T_{A} \le 125^{\circ}C$ 2.0V to 5.5V Package Thermal Resistance ( $\theta_{JA}(Note 3)$ ) 6-Pin TSOT23 170°C/W 10-Pin MSOP 236°C/W ### 2.5V Electrical Characteristics Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 2.5V$ , $V^- = 0V$ , $V_O = V_{CM} = V^+/2$ , $V_{EN} = V^+$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(Note 5) | Typ<br>(Note 4) | Max<br>(Note 5) | Units | |--------------------|------------------------------------|----------------------------------------------------------------------------------|----------------------|-----------------|-------------------|--------| | V <sub>os</sub> | Input Offset Voltage | | | ±20 | ±180<br>±480 | μV | | TC V <sub>os</sub> | Input Offset Voltage Drift | LMP7711 | | -1 | ±4 | μV/°C | | | (Note 6) | LMP7712 | | -1.75 | <u> </u> | | | I <sub>B</sub> | Input Bias Current | V <sub>CM</sub> = 1V<br>(Notes 7, 8) | | 0.05 | 50<br><b>100</b> | pA | | l <sub>os</sub> | Input Offset Current | V <sub>CM</sub> = 1V<br>(Note 8) | | 0.006 | 25<br><b>50</b> | pА | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 1.4V$ | 83<br><b>80</b> | 100 | | dB | | PSRR | Power Supply Rejection Ratio | $2.0V \le V^{+} \le 5.5V$<br>$V^{-} = 0V, V_{CM} = 0$ | 85<br><b>80</b> | 100 | | | | | | $1.8V \le V^{+} \le 5.5V$<br>$V^{-} = 0V, V_{CM} = 0$ | 85 | 98 | | dB | | CMVR | Input Common-Mode Voltage<br>Range | CMRR ≥ 80 dB<br>CMRR ≥ 78 dB | -0.3<br>- <b>0.3</b> | | 1.5<br><b>1.5</b> | V | | A <sub>VOL</sub> | Large Signal Voltage Gain | LMP7711, $V_O = 0.15$ to 2.2V<br>$R_L = 2 \text{ k}\Omega$ to V <sup>+</sup> /2 | 88<br><b>82</b> | 98 | | | | | | LMP7712, $V_O = 0.15$ to 2.2V<br>$R_L = 2 \text{ k}\Omega$ to V+/2 | 84<br><b>80</b> | 92 | | | | | | LMP7711, $V_O = 0.15$ to 2.2V<br>$R_L = 10 \text{ k}\Omega$ to V <sup>+</sup> /2 | 92<br><b>88</b> | 110 | | dB | | | | LMP7712, $V_O = 0.15$ to 2.2V<br>$R_L = 10 \text{ k}\Omega$ to V <sup>+</sup> /2 | 90<br><b>86</b> | 95 | | | | Vo | Output Swing High | $R_L = 2 \text{ k}\Omega \text{ to } V^+/2$ | 70<br><b>77</b> | 25 | | mV | | | | $R_L = 10 \text{ k}\Omega \text{ to } V^+/2$ | 60<br><b>66</b> | 20 | | from V | | | Output Swing Low | $R_L = 2 k\Omega$ to $V^+/2$ | | 30 | 70<br><b>73</b> | >/ | | | | $R_L = 10 \text{ k}\Omega \text{ to } V^+/2$ | | 15 | 60<br><b>62</b> | mV | # 2.5V Electrical Characteristics (Continued) Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 2.5V$ , $V^- = 0V$ , $V_O = V_{CM} = V^+/2$ , $V_{EN} = V^+$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(Note 5) | Typ<br>(Note 4) | Max<br>(Note 5) | Units | | |------------------|------------------------------|---------------------------------------------------------|-----------------|-----------------|-----------------|---------|--| | I <sub>o</sub> | Output Short Circuit Current | Sourcing to V <sup>-</sup> | 36 | 52 | ( | | | | O | | V <sub>IN</sub> = 200 mV (Note 9) | 30 | | | | | | | | Sinking to V <sup>+</sup> | 7.5 | 15 | | mA | | | | | V <sub>IN</sub> = -200 mV (Note 9) | 5.0 | | | | | | I <sub>s</sub> | Supply Current | LMP7711 | | 0.95 | 1.30 | | | | | | Enable Mode $V_{EN} \ge 2.1$ | | | 1.65 | 4 | | | | | LMP7712 (per channel) | | 1.10 | 1.50 | mA | | | | | Enable Mode $V_{EN} \ge 2.1$ | | | 1.85 | | | | | | Shutdown Mode (per channel) | | 0.03 | 1 | | | | | | V <sub>EN</sub> ≤ 0.4 | | | 4 | μA | | | SR | Slew Rate | Rate A <sub>V</sub> = +1, Rising (10% to 90%) | | 8.3 | | | | | | | $A_V = +1$ , Falling (90% to 10%) | | 10.3 | | V/µs | | | GBW | Gain Bandwidth Product | | | 14 | | MHz | | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 400 Hz | | 6.8 | | nV/√Hz | | | | | f = 1 kHz | | 5.8 | | | | | i <sub>n</sub> | Input-Referred Current Noise | f = 1 kHz | | 0.01 | | pA/ √Hz | | | t <sub>on</sub> | Turn-on Time | | | 140 | | ns | | | t <sub>off</sub> | Turn-off Time | | | 1000 | | ns | | | V <sub>EN</sub> | Enable Pin Voltage Range | Enable Mode | 2.1 | 2 - 2.5 | | - V | | | | | Shutdown Mode | | 0 - 0.5 | 0.4 | | | | I <sub>EN</sub> | Enable Pin Input Current | V <sub>EN</sub> = 2.5V (Note 7) | | 1.5 | 3.0 | | | | | | V <sub>EN</sub> = 0V (Note 7) | | 0.003 | 0.1 | μA | | | THD+N | Total Harmonic Distortion + | $f = 1 \text{ kHz}, A_V = 1, R_1 = 100 \text{ k}\Omega$ | | 0.003 | | | | | | Noise | $V_O = 0.9 V_{PP}$ | | | | 0/ | | | | | $f = 1 \text{ kHz}, A_V = 1, R_L = 600\Omega$ | | 0.004 | | % | | | | | $V_O = 0.9 V_{PP}$ | | | | | | # **5V Electrical Characteristics** Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , $V_{EN} = V^+$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | |-----------------|-------------------------------------|---------------------------|----------|----------|----------|-------|--| | | | | (Note 5) | (Note 4) | (Note 5) | | | | Vos | Input Offset Voltage | | | ±10 | ±150 | | | | | | | | | ±450 | μV | | | TC Vos | Input Offset Average Drift (Note 6) | LMP7711 | | -1 | ±4 | μV/°C | | | | | LMP7712 | | -1.75 | | | | | I <sub>B</sub> | Input Bias Current | (Notes 7, 8) | | 0.1 | 50 | n 1 | | | | | | | | 100 | pA | | | l <sub>os</sub> | Input Offset Current | (Note 8) | | 0.01 | 25 | nΛ | | | | | | | | 50 | pA | | | CMRR | Common Mode Rejection | $0V \le V_{CM} \le 3.7V$ | 85 | 100 | | dB | | | | Ratio | | 82 | | | l ab | | | PSRR | Power Supply Rejection Ratio | $2.0V \le V^{+} \le 5.5V$ | 85 | 100 | | | | | | | $V^{-} = 0V, V_{CM} = 0$ | 80 | | | dB | | | | | $1.8V \le V^+ \le 5.5V$ | 85 | 98 | | ] UB | | | | | $V^{-} = 0V, V_{CM} = 0$ | | | | | | | CMVR | Input Common-Mode Voltage | CMRR ≥ 80 dB | -0.3 | | 4 | V | | | | Range | CMRR ≥ 78 dB | -0.3 | | 4 | V | | #### 5V Electrical Characteristics (Continued) Large Signal Voltage Gain LMP7711, $V_{O} = 0.3$ to 4.7V 88 107 $A_{VOL}$ 82 $R_L = 2 k\Omega \text{ to } V^+/2$ LMP7712, $V_O = 0.3 \text{ to } 4.7 \text{V}$ 84 90 $R_L = 2 k\Omega \text{ to } V^+/2$ 80 dΒ $\overline{\text{LMP7711}}, V_{\text{O}} = 0.3 \text{ to } 4.7 \text{V}$ 92 110 $R_L = 10 \text{ k}\Omega \text{ to } V^+/2$ 88 LMP7712, $V_O = 0.3 \text{ to } 4.7 \text{V}$ 90 95 $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ 86 ٧o 70 Output Swing High $R_I = 2 k\Omega \text{ to } V^+/2$ 32 77 mV $R_L = 10 \text{ k}\Omega \text{ to } V^+/2$ 60 22 from V+ 66 Output Swing Low $R_I = 2 k\Omega \text{ to } V^+/2$ 42 70 (LMP7711) 73 $R_L = 2 k\Omega \text{ to } V^+/2$ 75 50 mV 78 (LMP7712) $R_L = 10 \text{ k}\Omega \text{ to } V^+/2$ 60 20 62 Sourcing to V- $I_{O}$ Output Short Circuit Current 46 66 $V_{IN} = 200 \text{ mV (Note 9)}$ 38 mΑ Sinking to V+ 10.5 23 $V_{IN} = -200 \text{ mV (Note 9)}$ 6.5 Supply Current LMP7711 1.15 1.40 $I_S$ Enable Mode $V_{EN} \ge 4.6$ 1.75 mΑ 1.70 LMP7712 (per channel) 1.30 2.05 Enable Mode V<sub>EN</sub> ≥ 4.6 Shutdown Mode $V_{EN} \le 0.4$ 0.14 1 μΑ (per channel) 4 SR $A_V = +1$ , Rising (10% to 90%) Slew Rate 6.0 9.5 V/µs $A_V = +1$ , Falling (90% to 10%) 7.5 11.5 **GBW** Gain Bandwidth Product 17 MHz Input-Referred Voltage Noise f = 400 Hz7.0 $e_{n}$ nV/ √Hz f = 1 kHz5.8 f = 1 kHz pA/√Hz Input-Referred Current Noise 0.01 in $t_{on}$ Turn-on Time 110 Turn-off Time 800 $t_{off}$ Enable Mode $V_{EN}$ Enable Pin Voltage Range 4.6 4.5 - 5V Shutdown Mode 0 - 0.50.4 $V_{EN} = 5V \text{ (Note 7)}$ $I_{EN}$ Enable Pin Input Current 5.6 10 μΑ $V_{EN} = 0V \text{ (Note 7)}$ 0.005 0.2 THD+N Total Harmonic Distortion + $f = 1 \text{ kHz}, A_V = 1, R_L = 100 \text{ k}\Omega$ 0.001 Noise $V_O = 4 V_{PP}$ % $f = 1 \text{ kHz}, A_V = 1, R_L = 600\Omega$ 0.004 $V_O = 4 V_{PP}$ Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables. Note 2: Human Body Model is 1.5 k $\Omega$ in series with 100 pF. Machine Model is $0\Omega$ in series with 200 pF. Note 3: The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. Note 4: Typical values represent the most likely parametric norm at the time of characterization. Note 5: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using the Statistical Quality Control (SQC) method. Note 6: Offset voltage average drift is determined by dividing the change in $V_{OS}$ at the temperature extremes by the total temperature change. Note 7: Positive current corresponds to current flowing into the device. Note 8: Guaranteed by design. Note 9: The short circuit test is a momentary open loop test. ### **Connection Diagrams** # **Ordering Information** | Package | Part Number | Package Marking | Transport Media | NSC Drawing | | |--------------|-------------|-----------------|--------------------------|-------------|--| | 6-Pin TSOT23 | LMP7711MK | AC3A | 1k Units Tape and Reel | MK06A | | | | LMP7711MKX | | 3k Units Tape and Reel | IVINUOA | | | 10-Pin MSOP | LMP7712MM | - AD3A | 1k Units Tape and Reel | MUB10A | | | | LMP7712MMX | | 3.5k Units Tape and Reel | WIODTOA | | #### Offset Voltage Distribution #### Offset Voltage Distribution #### Offset Voltage vs. V<sub>CM</sub> #### TCV<sub>OS</sub> Distribution (LMP7711) #### TCV<sub>OS</sub> Distribution (LMP7712) #### Offset Voltage vs. V<sub>CM</sub> 20150311 #### 200 150 OFFSET VOLTAGE (μV) 100 -40°Ċ 50 0 125°C -50 -100 -150 -200 2.5 1.5 3.5 4.5 5.5 6 $V_{S}(V)$ 20150321 Offset Voltage vs. Supply Voltage #### Supply Current vs. Supply Voltage (LMP7711) #### Supply Current vs. Supply Voltage (Shutdown) #### Supply Current vs. Enable Pin Voltage (LMP7711) #### Supply Current vs. Supply Voltage (LMP7712) #### Crosstalk Rejection Ratio (LMP7712) Supply Current vs. Enable Pin Voltage (LMP7711) 20150307 #### Supply Current vs. Enable Pin Voltage (LMP7712) ### Sourcing Current vs. Supply Voltage #### Sourcing Current vs. Output Voltage #### Supply Current vs. Enable Pin Voltage (LMP7712) ## Sinking Current vs. Supply Voltage #### Sinking Current vs. Output Voltage Output Swing High vs. Supply Voltage # Output Swing Low vs. Supply Voltage #### Output Swing High vs. Supply Voltage #### **Output Swing Low vs. Supply Voltage** #### Output Swing High vs. Supply Voltage #### **Output Swing Low vs. Supply Voltage** #### 2015034 #### Phase Margin vs. Capacitive Load #### Overshoot and Undershoot vs. Capacitive Load #### **Open Loop Frequency Response** #### 20150373 #### Phase Margin vs. Capacitive Load #### Slew Rate vs. Supply Voltage 20150329 #### 20150338 #### **Small Signal Step Response** THD+N vs. Output Voltage Large Signal Step Response 800 ns/DIV 20150337 #### Large Signal Step Response 20150334 20150304 20150357 #### PSRR vs. Frequency #### **Closed Loop Frequency Response** #### THD+N vs. Frequency #### Input Referred Voltage Noise vs. Frequency #### Closed Loop Output Impedance vs. Frequency 20150332 ### **Application Notes** #### LMP7711/LMP7712 The LMP7711/LMP7712 are single and dual, low noise, low offset, rail-to-rail output precision amplifiers with a wide gain bandwidth product of 17 MHz and low supply current. The wide bandwidth makes the LMP7711/LMP7712 ideal choices for wide-band amplification in portable applications. The low supply current along with the enable feature that is built-in on the LMP7711/LMP7712 allows for even more power efficient designs by turning the device off when not in use. The LMP7711/LMP7712 are superior for sensor applications. The very low input referred voltage noise of only 5.8 nV/ $\sqrt{\text{Hz}}$ at 1 kHz and very low input referred current noise of only 10 fA/ $\sqrt{\text{Hz}}$ mean more signal fidelity and higher signal-to-noise ratio. The LMP7711/LMP7712 have a supply voltage range of 1.8V to 5.5V over a wide temperature range of 0°C to 125°C. This is optimal for low voltage commercial applications. For applications where the ambient temperature might be less than 0°C, the LMP7711/LMP7712 are fully operational at supply voltages of 2.0V to 5.5V over the temperature range of -40°C to 125°C. The outputs of the LMP7711/LMP7712 swing within 25 mV of either rail providing maximum dynamic range in applications requiring low supply voltage. The input common mode range of the LMP7711/LMP7712 extends to 300 mV below ground. This feature enables users to utilize this device in single supply applications. The use of a very innovative feedback topology has enhanced the current drive capability of the LMP7711/LMP7712, resulting in sourcing currents as much as 47 mA with a supply voltage of only 1.8V. The LMP7711 is offered in the space saving TSOT23 package and the LMP7712 is offered in a 10-pin MSOP. These small packages are ideal solutions for applications requiring minimum PC board footprint. National Semiconductor is heavily committed to precision amplifiers and the market segments they serves. Technical support and extensive characterization data is available for sensitive applications or applications with a constrained error budget. #### **CAPACITIVE LOAD** The unity gain follower is the most sensitive configuration to capacitive loading. The combination of a capacitive load placed directly on the output of an amplifier along with the output impedance of the amplifier creates a phase lag which in turn reduces the phase margin of the amplifier. If phase margin is significantly reduced, the response will be either underdamped or the amplifier will oscillate. The LMP7711/LMP7712 can directly drive capacitive loads of up to 120 pF without oscillating. To drive heavier capacitive loads, an isolation resistor, $R_{\rm ISO}$ in $\it Figure~1$ , should be used. This resistor and $C_L$ form a pole and hence delay the phase lag or increase the phase margin of the overall system. The larger the value of $R_{\rm ISO}$ , the more stable the output voltage will be. However, larger values of $R_{\rm ISO}$ result in reduced output swing and reduced output current drive. FIGURE 1. Isolating Capacitive Load #### INPUT CAPACITANCE CMOS input stages inherently have low input bias current and higher input referred voltage noise. The LMP7711/LMP7712 enhance this performance by having the low input bias current of only 50 fA, as well as, a very low input referred voltage noise of 5.8 nV/ $\sqrt{\rm Hz}$ . In order to achieve this a larger input stage has been used. This larger input stage increases the input capacitance of the LMP7711/LMP7712. Figure 2 shows typical input common mode input capacitance of the LMP7711/LMP7712. FIGURE 2. Input Common Mode Capacitance This input capacitance will interact with other impedances such as gain and feedback resistors, which are seen on the inputs of the amplifier to form a pole. This pole will have little or no effect on the output of the amplifier at low frequencies and under DC conditions, but will play a bigger role as the frequency increases. At higher frequencies, the presence of this pole will decrease phase margin and also causes gain peaking. In order to compensate for the input capacitance, care must be taken in choosing feedback resistors. In addition to being selective in picking values for the feedback resistor, a capacitor can be added to the feedback path to increase stability. The DC gain of the circuit shown in Figure 3 is simply $-R_2/R_1$ . #### **Application Notes** (Continued) FIGURE 3. Compensating for Input Capacitance For the time being, ignore $C_F$ . The AC gain of the circuit in Figure 3 can be calculated as follows: $$\frac{V_{\text{OUT}}}{V_{\text{IN}}}(s) = \frac{-R_2/R_1}{\left[1 + \frac{s}{\left(\frac{A_0 R_1}{R_1 + R_2}\right)} + \frac{s^2}{\left(\frac{A_0}{C_{\text{IN}} R_2}\right)}\right]}$$ (1) This equation is rearranged to find the location of the two poles: $$P_{1,2} = \frac{-1}{2C_{IN}} \left[ \frac{1}{R_1} + \frac{1}{R_2} \pm \sqrt{\left(\frac{1}{R_1} + \frac{1}{R_2}\right)^2 - \frac{4 A_0 C_{IN}}{R_2}} \right]$$ (2) As shown in *Equation (2)*, as the values of $R_1$ and $R_2$ are increased, the magnitude of the poles are reduced, which in turn decreases the bandwidth of the amplifier. *Figure 4* shows the frequency response with different value resistors for $R_1$ and $R_2$ . Whenever possible, it is best to chose smaller feedback resistors. FIGURE 4. Closed Loop Frequency Response As mentioned before, adding a capacitor to the feedback path will decrease the peaking. This is because $C_F$ will form yet another pole in the system and will prevent pairs of poles, or complex conjugates from forming. It is the presence of pairs of poles that cause the peaking of gain. Figure 5 shows the frequency response of the schematic presented in Figure 3 with different values of $C_F$ . As can be seen, using a small value capacitor significantly reduces or eliminates the peaking. FIGURE 5. Closed Loop Frequency Response #### TRANSIMPEDANCE AMPLIFIER In many applications, the signal of interest is a very small amount of current that needs to be detected. Current that is transmitted through a photodiode is a good example. Barcode scanners, light meters, fiber optic receivers, and industrial sensors are some typical applications utilizing photodiodes for current detection. This current needs to be amplified before it can be further processed. This amplification is performed using a current-to-voltage converter configuration or transimpedance amplifier. The signal of interest is fed to the inverting input of an op amp with a feedback resistor in the current path. The voltage at the output of this amplifier will be equal to the negative of the input current times the value of the feedback resistor. Figure 6 shows a transimpedance amplifier configuration. $C_D$ represents the photodiode parasitic capacitance and $C_{\text{CM}}$ denotes the common-mode capacitance of the amplifier. The presence of all of these capacitances at higher frequencies might lead to less stable topologies at higher frequencies. Care must be taken when designing a transimpedance amplifier to prevent the circuit from oscillating. With a wide gain bandwidth product, low input bias current and low input voltage and current noise, the LMP7711/LMP7712 are ideal for wideband transimpedance applications. # Application Notes (Continued) FIGURE 6. Transimpedance Amplifier A feedback capacitance $C_F$ is usually added in parallel with $R_F$ to maintain circuit stability and to control the frequency response. To achieve a maximally flat, $2^{nd}$ order response, $R_F$ and $C_F$ should be chosen by using *Equation (3)* $$C_{F} = \sqrt{\frac{C_{IN}}{GBWP * 2 \pi R_{F}}}$$ (3) Calculating $C_F$ from *Equation (3)* can sometimes result in capacitor values which are less than 2 pF. This is especially the case for high speed applications. In these instances, its often more practical to use the circuit shown in *Figure 7* in order to allow more sensible choices for $C_F$ . The new feedback capacitor, $C_F'$ , is $(1+R_B/R_A)$ $C_F$ . This relationship holds as long as $R_A << R_F$ . FIGURE 7. Modified Transimpedance Amplifier #### SENSOR INTERFACE The LMP7711/LMP7712 have low input bias current and low input referred noise, which make them ideal choices for sensor interfaces such as thermopiles, Infra Red (IR) thermometry, thermocouple amplifiers, and pH electrode buffers. Thermopiles generate voltage in response to receiving radiation. These voltages are often only a few microvolts. As a result, the operational amplifier used for this application needs to have low offset voltage, low input voltage noise, and low input bias current. Figure 8 shows a thermopile application where the sensor detects radiation from a distance and generates a voltage that is proportional to the intensity of the radiation. The two resistors, $\rm R_A$ and $\rm R_B$ , are selected to provide high gain to amplify this signal, while $\rm C_F$ removes the high frequency noise. FIGURE 8. Thermopile Sensor Interface #### PRECISION RECTIFIER Rectifiers are electrical circuits used for converting AC signals to DC signals. Figure 9 shows a full-wave precision rectifier. Each operational amplifier used in this circuit has a diode on its output. This means for the diodes to conduct, the output of the amplifier needs to be positive with respect to ground. If $V_{\rm IN}$ is in its positive half cycle then only the output of the bottom amplifier will be positive. As a result, the diode on the output of the bottom amplifier will conduct and the signal will show at the output of the circuit. If $V_{\rm IN}$ is in its negative half cycle then the output of the top amplifier will be positive, resulting in the diode on the output of the top amplifier conducting and, delivering the signal on the amplifier's output to the circuits output. For $R_2/R_1 \ge 2$ , the resistor values can be found by using the equation shown in *Figure 9*. If $R_2/R_1 = 1$ , then $R_3$ should be left open, no resistor needed, and $R_4$ should simply be shorted. FIGURE 9. Precision Rectifier # Physical Dimensions inches (millimeters) unless otherwise noted (4X 0.95) A 2.85 SYMM Q 1.65±0.1 1.43 RECOMMENDED LAND PATTERN R0.10-0.25 TYP RO.1 MIN TYP 0.25 0°-8° TYP ] 0.05+0:05 - 4X 0.95 -0 4+0 1 TYP DIMENSIONS ARE IN MILLIMETERS 6-Pin TSOT23 NS Package Number MK06A MK06A (Rev D) SEATING PLANE - (6X 0.69) 6) - 0 . 12 - 0 . 20 TYP MUB10A (Rev B) (6X -GAGE PLANE 10-Pin MSOP **NS Package Number MUB10A** #### **Notes** National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. For the most current product information visit us at www.national.com. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **BANNED SUBSTANCE COMPLIANCE** National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2. Leadfree products are RoHS compliant. National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560