

# LP2995 DDR Termination Regulator General Description

The LP2995 linear regulator is designed to meet the JEDEC SSTL-2 and SSTL-3 specifications for termination of DDR-SDRAM. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5A continuous current and transient peaks up to 3A in the application as required for DDR-SDRAM termination. The LP2995 also incorporates a V<sub>SENSE</sub> pin to provide superior load regulation and a V<sub>REF</sub> output as a reference for the chipset and DDR DIMMS.

### Patents Pending

### Features

- Low output voltage offset
- Works with +5v, +3.3v and 2.5v rails
- Source and sink current
- Low external component count
- No external resistors required
- Linear topology
- Available in SO-8, PSOP-8 or LLP-16 packages
- Low cost and easy to use

### **Applications**

- DDR Termination Voltage
- SSTL-2
- SSTL-3







### Absolute Maximum Ratings (Note 1)

PVIN, AVIN, VDDQ to GND

PSOP-8 Thermal Resistance ( $\theta_{JA}$ )

SO-8 Thermal Resistance  $(\theta_{1A})$ 

Storage Temp. Range

Junction Temperature

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

LLP-16 Thermal Resistance ( $\theta_{JA}$ ) Lead Temperature (Soldering, 10 sec) ESD Rating (Note 7) LP2995

51°C/W 260°C

1kV

## **Operating Range**

| Junction Temp. Range (Note 5) | 0°C to +125°C |
|-------------------------------|---------------|
| AVIN to GND                   | 2.2V to 5.5V  |
| PVIN to GND                   | 2.2V to AVIN  |

**Electrical Characteristics** Specifications with standard typeface are for  $T_J = 25^{\circ}C$  and limits in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = 0^{\circ}C$  to +125°C). Unless otherwise specified, AVIN = PVIN = 2.5V, VDDQ = 2.5V (Note 6).

-0.3V to +6V

150°C

43°C/W

151°C/W

-65°C to +150°C

| Symbol                 | Parameter                             | Conditions                      | Min  | Тур   | Max  | Units |
|------------------------|---------------------------------------|---------------------------------|------|-------|------|-------|
| V <sub>REF</sub>       | V <sub>REF</sub> Voltage              | I <sub>REF_OUT</sub> = 0mA      | 1.21 | 1.235 | 1.26 | V     |
| VOS <sub>VTT</sub>     | V <sub>TT</sub> Output Voltage Offset | I <sub>OUT</sub> = 0A           | -15  | 0     | 15   | mV    |
|                        |                                       | (Note 2)                        | -20  |       | 20   |       |
| $\Delta V_{TT}/V_{TT}$ | Load Regulation                       | I <sub>OUT</sub> = 0 to 1.5A    |      | 0.5   |      | %     |
|                        | (Note 3)                              | I <sub>OUT</sub> = 0 to -1.5A   |      | -0.5  |      |       |
| Z <sub>VREF</sub>      | V <sub>REF</sub> Output Impedance     | I <sub>REF</sub> = –5μA to +5μA |      | 5     |      | kΩ    |
| Z <sub>VDDQ</sub>      | VDDQ Input Impedance                  |                                 |      | 100   |      | kΩ    |
| l <sub>q</sub>         | Quiescent Current                     | I <sub>OUT</sub> = 0A           |      | 250   | 400  | μA    |
|                        |                                       | (Note 4)                        |      |       |      |       |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating range indicates conditions for which the device is intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and test conditions see Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2:  $V_{TT}$  offset is the voltage measurement defined as  $V_{TT}$  subtracted from  $V_{REF}$ .

Note 3: Load regulation is tested by using a 10ms current pulse and measuring  $V_{\text{TT}}$ .

Note 4: Quiescent current defined as the current flow into AVIN.

**Note 5:** At elevated temperatures, devices must be derated based on thermal resistance. The device in the SO-8 package must be derated at  $\theta_{JA} = 151^{\circ}$  C/W junction to ambient with no heat sink. The device in the LLP-16 must be derated at  $\theta_{JA} = 51^{\circ}$  C/W junction to ambient.

Note 6: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate National's Average Outgoing Quality Level (AOQL).

**Note 7:** The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin.



### **Typical Performance Characteristics** lq vs V<sub>IN</sub> (25°C) 800 700 600 500 lq (JuA) 400 300 200 100 2 3 4.5 5 5.5 2.5 3.5 4 V<sub>IN</sub> (VOLTS) 20039309 Iq vs $V_{IN}$ (0, 25, 85, and 125°C) 1050 900 125°C 750 600 (Au) pl ഹംപ 450 300 150 0 2.5 3 3.5 4 4.5 5 5.5 2 V<sub>IN</sub> (VOLTS) 20039311 V<sub>REF</sub> vs Temperature (No Load) 1.2346 1.2344 €<sup>1.2342</sup> ><sup>±±</sup> 1.234 1.234 1.2338 1.2336 0 25 50 75 100 125 TEMPERATURE (°C) 20039313



#### Typical Performance Characteristics (Continued) Maximum Output Current (Sourcing) vs V<sub>IN</sub> (VDDQ = 2.5) $V_{TT} \ vs \ I_{OUT}$ 1.25 3.5 3 1.245 OUTPUT CURRENT (A) 2.5 1.24 2 € ><sup>⊥</sup>1.235 1.5 1.23 1 1.225 0.5 1.22 0 -100 -75 -50 -25 0 25 50 75 100 2 2.5 3 3.5 4 4.5 5 5.5 I<sub>OUT</sub> (mA) $V_{|N}\left(V\right)$ 20039315 20039316 Maximum Output Current (Sinking) vs VIN (VDDQ = 2.5)3.5 3 OUTPUT CRRENT (A) 2.5

2

1.5 1

0.5

0 2 2.5

3

3.5

4

 $V_{IN}(V)$ 

4.5 5 5.5

20039317

www.national.com

LP2995

### Block Diagram



### Description

The LP2995 is a linear bus termination regulator designed to meet the JEDEC requirements of SSTL-2 and SSTL-3. The LP2995 is capable of sinking and sourcing current at the output V<sub>TT</sub>, regulating the voltage to equal VDDQ / 2. A buffered reference voltage that also tracks VDDQ / 2 is generated on the V<sub>REF</sub> pin for providing a global reference to the DDR-SDRAM and Northbridge Chipset. V<sub>TT</sub> is designed to track the V<sub>REF</sub> voltage with a tight tolerance over the entire current range while preventing shoot through on the output stage.

Series Stub Termination Logic (SSTL) was created to improve signal integrity of the data transmission across the memory bus. This termination scheme is essential to prevent data error from signal reflections while transmitting at high frequencies encountered with DDR RAM. The most common form of termination is Class II single parallel termination. This involves using one Rs series resistor from the chipset to the memory and one Rt termination resistor. This implementation can be seen below in *Figure 1*.



Typical values for  $R_S$  and  $R_T$  are 25 Ohms although these can be changed to scale the current requirements from the LP2995. For determination of the current requirements of DDR-SDRAM termination please refer to the accompanying application notes.

## **Pin Descriptions**

### AVIN AND PVIN

AVIN and PVIN are the input supply pins for the LP2995. AVIN is used to supply all the internal control circuitry for the two op-amps and the output stage of  $V_{REF}$ . PVIN is used exclusively to provide the rail voltage for the output stage on the power operational amplifier used to create  $V_{TT}$ . For SSTL-2 applications AVIN and PVIN pins should be connected directly and tied to the 2.5V rail for optimal performance. This eliminates the need for bypassing the two supply pins separately.

### VDDQ

VDDQ is the input that is used to create the internal reference voltage for regulating  $V_{TT}$  and  $V_{REF}$ . This voltage is generated by two internal 50k $\Omega$  resistors. This guarantees that  $V_{\text{TT}}$  and  $V_{\text{REF}}$  will track VDDQ / 2 precisely. The optimal implementation of VDDQ is as a remote sense for the reference input. This can be achieved by connecting VDDQ directly to the 2.5V rail at the DIMM. This ensures that the reference voltage tracks the DDR memory rails precisely without a large voltage drop from the power lines. For SSTL-2 applications VDDQ will be a 2.5V signal, which will create a 1.25V reference voltage on  $V_{\mathsf{REF}}$  and a 1.25V termination voltage at  $V_{TT}$ . For SSTL-3 applications it may be desirable to have a different scaling factor for creating the internal reference voltage besides 0.5. For instance a typical value that is commonly used is to have the reference voltage equal VDDQ\*0.45. This can be achieved by placing a resistor in series with the VDDQ pin to effectively change the resistor divider.

### $V_{\text{SENSE}}$

The purpose of the sense pin is to provide improved remote load regulation. In most motherboard applications the termination resistors will connect to V<sub>TT</sub> in a long plane. If the output voltage was regulated only at the output of the LP2995, then the long trace will cause a significant IR drop, resulting in a termination voltage lower at one end of the bus than the other. The V<sub>SENSE</sub> pin can be used to improve this performance, by connecting it to the middle of the bus. This will provide a better distribution across the entire termination bus.

Note: If remote load regulation is not used, then the  $V_{\mbox{SENSE}}$  pin must still be connected to  $V_{\mbox{TT}}.$ 

### $V_{\text{REF}}$

 $V_{\mathsf{REF}}$  provides the buffered output of the internal reference voltage VDDQ / 2. This output should be used to provide the reference voltage for the Northbridge chipset and memory. Since these inputs are typically an extremely high impedance, there should be little current drawn from  $V_{\mathsf{REF}}.$  For improved performance, an output bypass capacitor can be used, located close to the pin, to help with noise. A ceramic capacitor in the range of 0.1  $\mu F$  to 0.01  $\mu F$  is recommended.

### $V_{TT}$

 $V_{\mathsf{TT}}$  is the regulated output that is used to terminate the bus resistors. It is capable of sinking and sourcing current while regulating the output precisely to VDDQ / 2. The LP2995 is designed to handle peak transient currents of up to  $\pm$  3A with a fast transient response. The maximum continuous current is a function of  $V_{\mathsf{IN}}$  and can be viewed in the *TYPICAL PERFORMANCE CHARACTERISTICS* section. If a transient is expected to last above the maximum continuous

current rating for a significant amount of time then the output capacitor should be sized large enough to prevent an excessive voltage drop. Despite the fact that the LP2995 is designed to handle large transient output currents it is not capable of handling these for long durations, under all conditions. The reason for this is the standard packages are not able to thermally dissipate the heat as a result of the internal power loss. If large currents are required for longer durations, then care should be taken to ensure that the maximum junction temperature is not exceeded. Proper thermal derating should always be used (please refer to the Thermal Dissipation section).

## **Component Selection**

### INPUT CAPACITOR

The LP2995 does not require a capacitor for input stability, but it is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor should be located as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for AL electrolytic capacitors is 50  $\mu$ F. Ceramic capacitors can also be used, a value in the range of 10  $\mu$ F with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2995 is placed close to the bulk capacitance from the output of the 2.5V DC-DC converter.

### **OUTPUT CAPACITOR**

The LP2995 has been designed to be insensitive of output capacitor size or ESR (Equivalent Series Resistance). This allows the flexibility to use any capacitor desired. The choice for output capacitor will be determined solely on the application and the requirements for load transient response of V<sub>TT</sub>. As a general recommendation the output capacitor should be sized above 100  $\mu$ F with a low ESR for SSTL applications with DDR-SDRAM. The value of ESR should be determined by the maximum current spikes expected and the extent at which the output voltage is allowed to droop. Several capacitor options are available on the market and a few of these are highlighted below:

AL - It should be noted that many aluminum electrolytics only specify impedance at a frequency of 120 Hz, which indicates they have poor high frequency performance. Only aluminum electrolytics that have an impedance specified at a higher frequency (between 20 kHz and 100 kHz) should be used for the LP2995. To improve the ESR several AL electrolytics can be combined in parallel for an overall reduction. An important note to be aware of is the extent at which the ESR will change over temperature. Aluminum electrolytic capacitors can have their ESR rapidly increase at cold temperatures.

Ceramic - Ceramic capacitors typically have a low capacitance, in the range of 10 to 100  $\mu F$  range, but they have excellent AC performance for bypassing noise because of very low ESR (typically less than 10 m\Omega). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature. Because of the typically low value of capacitance it is recommended to use ceramic capacitors in parallel with another capacitor such as an aluminum electrolytic. A dielectric of X5R or better is recommended for all ceramic capacitors.

Hybrid - Several hybrid capacitors such as OS-CON and SP are available from several manufacturers. These offer a large capacitance while maintaining a low ESR. These are

### Component Selection (Continued)

the best solution when size and performance are critical, although their cost is typically higher than any other capacitor.

Capacitor recommendations for different application circuits can be seen in the accompanying application notes with supporting evaluation boards.

## **Thermal Dissipation**

Since the LP2995 is a linear regulator any current flow from  $V_{TT}$  will result in internal power dissipation generating heat. To prevent damaging the part from exceeding the maximum allowable junction temperature, care should be taken to derate the part dependent on the maximum expected ambient temperature and power dissipation. The maximum allowable internal temperature rise ( $T_{Rmax}$ ) can be calculated given the maximum ambient temperature ( $T_{Amax}$ ) of the application and the maximum allowable junction temperature ( $T_{Jmax}$ ).

From this equation, the maximum power dissipation ( ${\rm P}_{\rm Dmax})$  of the part can be calculated:

$$P_{Dmax} = T_{Rmax} / \theta_{JA}$$

The  $\theta_{JA}$  of the LP2995 will be dependent on several variables: the package used; the thickness of copper; the number of vias and the airflow. For instance, the  $\theta_{JA}$  of the SO-8 is 163°C/W with the package mounted to a standard 8x4 2-layer board with 1oz. copper, no airflow, and 0.5W dissipation at room temperature. This value can be reduced to 151.2°C/W by changing to a 3x4 board with 2 oz. copper that is the JEDEC standard. *Figure 2* shows how the  $\theta_{JA}$  varies with airflow for the two boards mentioned.



#### FIGURE 2.

Layout is also extremely critical to maximize the output current with the LLP package. By simply placing vias under

the DAP the  $\theta_{JA}$  can be lowered significantly. *Figure 3* shows the LLP thermal data when placed on a 4-layer JEDEC board with copper thickness of 0.5/1/1/0.5 oz. The number of vias, with a pitch of 1.27 mm, has been increased to the maximum of 4 where a  $\theta_{JA}$  of 50.41°C/W can be obtained. Via wall thickness for this calculation is 0.036 mm for 1oz. Copper.



LLP-16  $\theta_{JA}$  vs # of Vias (4 Layer JEDEC Board))

#### FIGURE 3.

Additional improvements in lowering the  $\theta_{JA}$  can also be achieved with a constant airflow across the package. Maintaining the same conditions as above and utilizing the 2x2 via array, *Figure 4* shows how the  $\theta_{JA}$  varies with airflow.



FIGURE 4.

## **Typical Application Circuits**

The typical application circuit used for SSTL-2 termination schemes with DDR-SDRAM can be seen in *Figure 5*.



#### FIGURE 5.

For SSTL-3 and other applications it may be desirable to change internal reference voltage scaling from VDDQ \* 0.5. An external resistor in series with the VDDQ pin can be used to lower the reference voltage. Internally two 50 k $\Omega$  resistors

set the output V<sub>TT</sub> to be equal to VDDQ \* 0.5. The addition of a 11.1 k $\Omega$  external resistor will change the internal reference voltage causing the two outputs to track VDDQ \* 0.45. An implementation of this circuit can be seen in *Figure 6*.



### FIGURE 6.

Another application that is sometimes required is to increase the V<sub>TT</sub> output voltage from the scaling factor of VDDQ \* 0.5. This can be accomplished independently of V<sub>REF</sub> by using a

resistor divider network between  $V_{TT}$ ,  $V_{SENSE}$  and Ground. An example of this circuit can be seen in *Figure 7*.



LP2995

## PCB Layout Considerations

- 1. AVIN and PVIN should be tied together for optimal performance. A local bypass capacitor should be placed as close as possible to the PVIN pin.
- 2. GND should be connected to a ground plane with multiple vias for improved thermal performance.
- V<sub>SENSE</sub> should be connected to the V<sub>TT</sub> termination bus at the point where regulation is required. For motherboard applications an ideal location would be at the

center of the termination bus.

- VDDQ can be connected remotely to the VDDQ rail input at either the DIMM or the Chipset. This provides the most accurate point for creating the reference voltage.
- 5.  $V_{\text{REF}}$  should be bypassed with a 0.01  $\mu$ F or 0.1  $\mu$ F ceramic capacitor for improved performance. This capacitor should be located as close as possible to the  $V_{\text{REF}}$  pin.



8-Lead Small Outline Package (M8) NS Package Number M08A LP2995



### **Notes**

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### BANNED SUBSTANCE COMPLIANCE

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



www.national.com

National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.