# ADDRESS LATCHED 256K (32K x 8) UV EPROM and OTP EPROM - INTEGRATED ADDRESS LATCH - FAST ACCESS TIME: 45ns - LOW POWER "CMOS" CONSUMPTION: - Active Current 30mA - Standby Current 100μA - PROGRAMMING VOLTAGE: 12.75V - ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING - PROGRAMMING TIMES of AROUND 3sec. (PRESTO II ALGORITHM) #### **DESCRIPTION** The M87C257 is a high speed 262,144 bit UV erasable and electrically programmable EPROM. The M87C257 incorporates latches for all address inputs to minimize chip count, reduce cost, and simplify the design of multiplexed bus systems. The Window Ceramic Frit-Seal Dual-in-Line package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M87C257 is offered in Plastic Leaded Chip Carrier, package. **Table 1. Signal Names** | A0 - A14 | Address Inputs | |-------------------|---------------------------------| | Q0 - Q7 | Data Outputs | | Ē | Chip Enable | | G | Output Enable | | ASV <sub>PP</sub> | Address Strobe / Program Supply | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram June 1996 1/13 Figure 2A. DIP Pin Connections Figure 2B. LCC Pin Connections Warning: NC = Not Connected, DU = Dont't Use. Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |---------------------|--------------------------------------|------------|------| | T <sub>A</sub> | Ambient Operating Temperature | -40 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> (2) | Input or Output Voltages (except A9) | –2 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –2 to 7 | V | | V <sub>A9</sub> (2) | A9 Voltage | –2 to 13.5 | V | | V <sub>PP</sub> | Program Supply Voltage | –2 to 14 | V | Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents. #### **DEVICE OPERATION** The modes of operation of the M87C257 are listed in the Operating Modes. A single power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and 12V on A9 for Electronic Signature. #### **Read Mode** The M87C257 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable $(\overline{E})$ is the power control and should be used for device selection. Output Enable $(\overline{G})$ is the output control and should <sup>2.</sup> Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC voltage on Output is Vcc +0.5V with possible overshoot to Vcc +2V for a period less than 20ns. **Table 3. Operating Modes** | Mode | Ē | G | А9 | ĀSV <sub>PP</sub> | Q0 - Q7 | |------------------------|-----------------------|-----------------|-----------------|-------------------|----------| | Read (Latched Address) | V <sub>IL</sub> | V <sub>IL</sub> | X | V <sub>IL</sub> | Data Out | | Read (Applied Address) | V <sub>IL</sub> | V <sub>IL</sub> | X | V <sub>IH</sub> | Data Out | | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Hi-Z | | Program | V <sub>IL</sub> Pulse | V <sub>IH</sub> | Х | V <sub>PP</sub> | Data In | | Verify | V <sub>IH</sub> | V <sub>IL</sub> | Х | V <sub>PP</sub> | Data Out | | Program Inhibit | VIH | V <sub>IH</sub> | Х | V <sub>PP</sub> | Hi-Z | | Standby | V <sub>IH</sub> | Х | Х | Х | Hi-Z | | Electronic Signature | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>ID</sub> | V <sub>IL</sub> | Codes | Note: $X = V_{IH}$ or $V_{IL}, V_{ID} = 12V \pm 0.5V$ **Table 4. Electronic Signature** | Identifier | Α0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data | |---------------------|-----------------|----|----|----|----|----|----|----|----|----------| | Manufacturer's Code | VIL | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h | | Device Code | V <sub>IH</sub> | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80h | be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable ( $\overline{AS} = V_{IH}$ ) or latched ( $\overline{AS} = V_{IL}$ ), the address access time ( $t_{AVQV}$ ) is equal to the delay from $\overline{E}$ to output ( $t_{ELQV}$ ). Data is available at the output after delay of $t_{GLQV}$ from the falling edge of $\overline{G}$ , assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV}$ - $t_{GLQV}$ . The M87C257 reduces the hardware interface in multiplexed address-data bus systems. The processor multiplexed bus (AD0-AD7) may be tied to the M87C257's address and data pins. No separate address latch is needed because the M87C257 latches all address inputs when $\overline{\rm AS}$ is low. #### Standby Mode The M87C257 has a standby mode which reduces the active current from 30mA to $100\mu A$ (Address Stable). The M87C257 is placed in the standby mode by applying a CMOS high signal to the $\overline{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{G}$ input. #### **Two Line Output Control** Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - a. the lowest possible memory power dissipation, - complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, E should be decoded and used as the primary device selecting function, while G should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device. **Table 5. AC Measurement Conditions** | | High Speed | Standard | |---------------------------------------|------------|--------------| | Input Rise and Fall Times | ≤ 10ns | ≤ 20ns | | Input Pulse Voltages | 0 to 3V | 0.4V to 2.4V | | Input and Output Timing Ref. Voltages | 1.5V | 0.8V and 2V | Figure 3. AC Testing Input Output Waveform Figure 4. AC Testing Load Circuit Table 6. Capacitance (1) $(T_A = 25 \, ^{\circ}C, f = 1 \, \text{MHz})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |-----------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: 1. Sampled only, not 100% tested. #### System Considerations The power switching characteristics of Advance CMOS EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of E. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1\mu F$ ceramic capacitor be used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7\mu F$ bulk electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. Table 7. Read Mode DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C}, -40 \text{ to } 105^{\circ}\text{C or } -40 \text{ to } 125^{\circ}\text{C}; V_{CC} = 5\text{V} \pm 5\% \text{ or } 5\text{V} \pm 10\%; V_{PP} = V_{CC})$ | • | , , , , , , , , , , , , , , , , , , , , | | | • | | |--------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|------------------------|---------------------|------| | Symbol | Parameter | Test Condition | Min | Max | Unit | | lu | Input Leakage Current | 0V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | ±10 | μΑ | | ILO | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±10 | μΑ | | I <sub>CC</sub> | Supply Current | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$ $I_{OUT} = 0mA, f = 5MHz$ | | 30 | mA | | I <sub>CC1</sub> | Supply Current | $\overline{E} = V_{IH}, \overline{ASV}_{PP} = V_{IH}, Address Switching$ | | 10 | mA | | 1001 | (Standby) TTL | $\overline{E} = V_{IH}, \overline{ASV}_{PP} = V_{IL}, Address Stable$ | | 1 | mA | | I <sub>CC2</sub> | Supply Current (Standby) | $\overline{E} \ge V_{CC} - 0.2V$ , $\overline{ASV}_{PP} \ge V_{CC} - 0.2V$ , Address Switching | | 6 | mA | | 1002 | CMOS | $\overline{E} \ge V_{CC} - 0.2V$ , $\overline{AS}V_{PP} = V_{SS}$ , Address Stable | | 100 | μΑ | | I <sub>PP</sub> | Program Current | V <sub>PP</sub> = V <sub>CC</sub> | | 100 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage | | 2 | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -1 \text{mA}$ | V <sub>CC</sub> - 0.8V | | V | **Notes:** 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V. ### Table 8A. Read Mode AC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -40 \text{ to } 85^{\circ}\text{C}, -40 \text{ to } 105^{\circ}\text{C} \text{ or } -40 \text{ to } 125^{\circ}\text{C}; V_{CC} = 5\text{V} \pm 5\% \text{ or } 5\text{V} \pm 10\%; V_{PP} = V_{CC})$ | | | | Test | | | | M87 | C257 | | | | | |-----------------------|------------------|--------------------------------------------|-----------------------------------------------------|--------------------|-----|-----|-----|------|-----|-----|-----|------| | Symbol | Alt | Parameter | Condition | -45 <sup>(3)</sup> | | -60 | | -7 | 70 | -80 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to<br>Output Valid | $\overline{E} = V_{IL}, G = V_{IL}$ | | 45 | | 60 | | 70 | | 80 | ns | | t <sub>AVASL</sub> | $t_{AL}$ | Address Valid to<br>Address Strobe Low | | 7 | | 7 | | 7 | | 7 | | ns | | tashasl | t <sub>LL</sub> | Address Strobe High to Address Strobe Low | | | 35 | | 35 | 35 | | 35 | | ns | | t <sub>ASLAX</sub> | $t_{LA}$ | Address Strobe Low to Address Transition | | | 20 | | 20 | 20 | | 20 | | ns | | t <sub>ASLGL</sub> | t <sub>LOE</sub> | Address Strobe Low to<br>Output Enable Low | | | 20 | | 20 | 20 | | 20 | | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to<br>Output Valid | $\overline{G} = V_{IL}$ | | 45 | | 60 | | 70 | | 80 | ns | | t <sub>GLQV</sub> | toE | Output Enable Low to Output Valid | E = V <sub>IL</sub> | | 25 | | 30 | | 35 | | 40 | ns | | t <sub>EHQZ</sub> (2) | t <sub>DF</sub> | Chip Enable High to Output Hi-Z | $\overline{G} = V_{IL}$ | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 40 | ns | | t <sub>GHQZ</sub> (2) | t <sub>DF</sub> | Output Enable High to Output Hi-Z | E = V <sub>IL</sub> | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 40 | ns | | t <sub>AXQX</sub> | tон | Address Transition to<br>Output Transition | <u>E</u> = V <sub>IL</sub> ,<br>G = V <sub>IL</sub> | 0 | | 0 | | 0 | | 0 | | ns | Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested. 3. In case of 45ns speed see High Speed AC measurement conditions. Table 8B. Read Mode AC Characteristics <sup>(1)</sup> ( $T_A = 0$ to $70^{\circ}$ C, -40 to $85^{\circ}$ C, -40 to $105^{\circ}$ C or -40 to $125^{\circ}$ C; $V_{CC} = 5V \pm 5\%$ or $5V \pm 10\%$ ; $V_{PP} = V_{CC}$ ) | | | | Test | | | | M87 | C257 | | | | | |-----------------------|------------------|--------------------------------------------|------------------------------------------------|-----|-----|-----|-----|------|-----|---------|-----|------| | Symbol | Alt Parameter | | Condition | -90 | | -10 | | -12 | | -15/-20 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to<br>Output Valid | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | | 90 | | 100 | | 120 | | 150 | ns | | t <sub>AVASL</sub> | t <sub>AL</sub> | Address Valid to<br>Address Strobe Low | | 7 | | 7 | | 7 | | 7 | | ns | | tashasl | t <sub>LL</sub> | Address Strobe High to Address Strobe Low | | 35 | | 35 | | 35 | | 35 | | ns | | taslax | t <sub>LA</sub> | Address Strobe Low to Address Transition | | 20 | | 20 | | 20 | | 20 | | ns | | taslgl | t <sub>LOE</sub> | Address Strobe Low to Output Enable Low | | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to<br>Output Valid | $\overline{G} = V_{IL}$ | | 90 | | 100 | | 120 | | 150 | ns | | t <sub>GLQV</sub> | toE | Output Enable Low to<br>Output Valid | $\overline{E} = V_{IL}$ | | 40 | | 40 | | 50 | | 60 | ns | | t <sub>EHQZ</sub> (2) | t <sub>DF</sub> | Chip Enable High to<br>Output Hi-Z | $\overline{G} = V_{IL}$ | 0 | 40 | 0 | 30 | 0 | 40 | 0 | 40 | ns | | t <sub>GHQZ</sub> (2) | t <sub>DF</sub> | Output Enable High to Output Hi-Z | $\overline{E} = V_{IL}$ | 0 | 40 | 0 | 30 | 0 | 40 | 0 | 40 | ns | | t <sub>AXQX</sub> | tон | Address Transition to<br>Output Transition | $\overline{E}=V_{IL},\overline{G}=V_{IL}$ | 0 | | 0 | | 0 | | 0 | | ns | Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested. Figure 5. Read Mode AC Waveforms Table 9. Programming Mode DC Characteristics (1) $(T_A = 25 \, {}^{\circ}\text{C}; \, V_{CC} = 6.25 \, \text{V} \pm 0.25 \, \text{V}; \, V_{PP} = 12.75 \, \text{V} \pm 0.25 \, \text{V})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |-----------------|-------------------------|----------------------------------|-----------------------|-----------------------|------| | ILI | Input Leakage Current | $V_{IL} \leq V_{IN} \leq V_{IH}$ | | ±10 | μΑ | | Icc | Supply Current | | | 50 | mA | | I <sub>PP</sub> | Program Current | $\overline{E} = V_{IL}$ | | 50 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -1mA | V <sub>CC</sub> -0.8V | | V | | V <sub>ID</sub> | A9 Voltage | | 11.5 | 12.5 | V | Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. Table 10. Programming Mode AC Characteristics (1) $(T_A = 25 \, ^{\circ}C; V_{CC} = 6.25V \pm 0.25V; V_{PP} = 12.75V \pm 0.25V)$ | Symbol | Alt | Parameter | Test Condition | Min | Max | Unit | |--------------------|------------------|------------------------------------------|----------------|-----|-----|------| | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Valid to Chip Enable Low | | 2 | | μs | | t <sub>QVEL</sub> | t <sub>DS</sub> | Input Valid to Chip Enable Low | | 2 | | μs | | t <sub>VPHEL</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Chip Enable Low | | 2 | | μs | | t <sub>VCHEL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | | 2 | | μs | | teleh | t <sub>PW</sub> | Chip Enable Program Pulse Width | | 95 | 105 | μs | | t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | | 2 | | μs | | t <sub>QXGL</sub> | toes | Input Transition to Output Enable Low | | 2 | | μs | | t <sub>GLQV</sub> | toE | Output Enable Low to Output Valid | | | 100 | ns | | t <sub>GHQZ</sub> | t <sub>DFP</sub> | Output Enable High to Output Hi-Z | | 0 | 130 | ns | | t <sub>GHAX</sub> | t <sub>AH</sub> | Output Enable High to Address Transition | | 0 | | ns | $\textbf{Note:} \quad \text{1. } V_{CC} \text{ must be applied simultaneously with or before } V_{PP} \text{ and removed simultaneously or after } V_{PP}$ #### **Programming** When delivered (and after each erasure for UV EPROM), all bits of the M87C257 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a "0" to a "1" is by die exposition to ultraviolet light (UV EPROM). The M87C257 is in the programming mode when $V_{PP}$ input is at 12.75V, $\overline{G}$ is at $V_{IH}$ and $\overline{E}$ is pulsed to $V_{IL}.$ The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ is specified to be 6.25 V $\pm$ 0.25 V. Figure 6. Programming and Verify Modes AC Waveforms Figure 7. Programming Flowchart #### PRESTO II Programming Algorithm PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in a typical time of 3.5 seconds. Programming with PRESTO II involves the application of a sequence of 100µs program pulses to each byte until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell. #### **Program Inhibit** Programming of multiple M87C257s in parallel with different data is also easily accomplished. Except for $\overline{\mathbb{E}}$ , all like inputs including $\overline{\mathbb{G}}$ of the parallel M87C257 may be common. A TTL low level pulse applied to a M87C257's $\overline{\mathbb{E}}$ input, with V<sub>PP</sub> at 12.75V, will program that M87C257. A high level $\overline{\mathbb{E}}$ input inhibits the other M87C257s from being programmed. #### **Program Verify** A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{G}$ at $V_{IL}$ , $\overline{E}$ at $V_{IH}$ , $V_{PP}$ at 12.75V and $V_{CC}$ at 6.25V. #### **Electronic Signature** The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the $25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ ambient temperature range that is required when programming the M87C257. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M87C257, with $V_{CC} = V_{PP} = 5V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during Electronic Signature mode. Byte 0 (A0= $V_{IL}$ ) represents the manufacturer code and byte 1 (A0= $V_{IH}$ ) the device identifier code. When A9 = $V_{ID}$ , $\overline{AS}$ need not be toggled to latch each identifier address. For the SGS-THOMSON M87C257, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7. #### **ERASURE OPERATION (applies for UV EPROM)** The erasure characteristics of the M87C257 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M87C257 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M87C257 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M87C257 window to prevent unintentional erasure. The recommended erasure procedure for the M87C257 is exposure to short wave ultraviolet light which has wavelength 2537Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 μW/cm<sup>2</sup> power rating. The M87C257 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure. #### **ORDERING INFORMATION SCHEME** Note: 1. High Speed, see AC Characteristics section for further information. For a list of available options (Speed, $V_{CC}$ Tolerance, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. ## FDIP28W - 28 pin Ceramic Frit-seal DIP, with window | Symb | | mm | | | inches | | | | |------|-------|-------|-------|-------|--------|-------|--|--| | Эушь | Тур | Min | Max | Тур | Min | Max | | | | Α | | | 5.71 | | | 0.225 | | | | A1 | | 0.50 | 1.78 | | 0.020 | 0.070 | | | | A2 | | 3.90 | 5.08 | | 0.154 | 0.200 | | | | В | | 0.40 | 0.55 | | 0.016 | 0.022 | | | | B1 | | 1.17 | 1.42 | | 0.046 | 0.056 | | | | С | | 0.22 | 0.31 | | 0.009 | 0.012 | | | | D | | | 38.10 | | | 1.500 | | | | E | | 15.40 | 15.80 | | 0.606 | 0.622 | | | | E1 | | 13.05 | 13.36 | | 0.514 | 0.526 | | | | e1 | 2.54 | _ | - | 0.100 | _ | _ | | | | e3 | 33.02 | _ | _ | 1.300 | _ | _ | | | | eA | | 16.17 | 18.32 | | 0.637 | 0.721 | | | | L | | 3.18 | 4.10 | | 0.125 | 0.161 | | | | S | | 1.52 | 2.49 | | 0.060 | 0.098 | | | | Ø | 7.11 | _ | | 0.280 | _ | _ | | | | α | | 4° | 15° | | 4° | 15° | | | | N | | 28 | | 28 | | | | | FDIP28W Drawing is not to scale PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular | Symb | mm | | | inches | | | |------|------|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | Α | | 2.54 | 3.56 | | 0.100 | 0.140 | | A1 | | 1.52 | 2.41 | | 0.060 | 0.095 | | В | | 0.33 | 0.53 | | 0.013 | 0.021 | | B1 | | 0.66 | 0.81 | | 0.026 | 0.032 | | D | | 12.32 | 12.57 | | 0.485 | 0.495 | | D1 | | 11.35 | 11.56 | | 0.447 | 0.455 | | D2 | | 9.91 | 10.92 | | 0.390 | 0.430 | | Е | | 14.86 | 15.11 | | 0.585 | 0.595 | | E1 | | 13.89 | 14.10 | | 0.547 | 0.555 | | E2 | | 12.45 | 13.46 | | 0.490 | 0.530 | | е | 1.27 | - | _ | 0.050 | _ | _ | | N | 32 | | | 32 | | | | Nd | 7 | | | 7 | | | | Ne | 9 | | | 9 | | | | СР | | | 0.10 | | | 0.004 | PLCC32 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1996 SGS-THOMSON Microelectronics - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.