Preferred Devices

# **Silicon Power Transistors**

The MJW21193 and MJW21194 utilize Perforated Emitter technology and are specifically designed for high power audio output, disk head positioners and linear applications.

- Total Harmonic Distortion Characterized
- High DC Current Gain
  - $h_{FE} = 20 \text{ Min } @ I_C = 8 \text{ Adc}$
- Excellent Gain Linearity
- High SOA: 2.25 A, 80 V, 1 Second

#### MAXIMUM RATINGS

| Rating                                                               | Symbol                            | Value           | Unit          |
|----------------------------------------------------------------------|-----------------------------------|-----------------|---------------|
| Collector-Emitter Voltage                                            | V <sub>CEO</sub>                  | 250             | Vdc           |
| Collector-Base Voltage                                               | V <sub>CBO</sub>                  | 400             | Vdc           |
| Emitter-Base Voltage                                                 | V <sub>EBO</sub>                  | 5.0             | Vdc           |
| Collector-Emitter Voltage - 1.5 V                                    | V <sub>CEX</sub>                  | 400             | Vdc           |
| Collector Current – Continuous<br>– Peak (Note 1)                    | Ι <sub>C</sub>                    | 16<br>30        | Adc           |
| Base Current – Continuous                                            | Ι <sub>Β</sub>                    | 5.0             | Adc           |
| Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate Above 25°C | P <sub>D</sub>                    | 200<br>1.43     | Watts<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                  | T <sub>J</sub> , T <sub>stg</sub> | – 65 to<br>+150 | °C            |

#### THERMAL CHARACTERISTICS

| Characteristic                             | Symbol          | Max | Unit |
|--------------------------------------------|-----------------|-----|------|
| Thermal Resistance,<br>Junction to Case    | $R_{\theta JC}$ | 0.7 | °C/W |
| Thermal Resistance,<br>Junction to Ambient | $R_{	hetaJA}$   | 40  | °C/W |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. Pulse Test: Pulse Width = 5  $\mu$ s, Duty Cycle  $\leq$  10%.



### **ON Semiconductor®**

http://onsemi.com

## 16 A COMPLEMENTARY SILICON POWER TRANSISTORS 250 V, 200 W



#### ORDERING INFORMATION

| Device    | Package             | Shipping      |
|-----------|---------------------|---------------|
| MJW21193  | TO-247              | 30 Units/Rail |
| MJW21193G | TO–247<br>(Pb–Free) | 30 Units/Rail |
| MJW21194  | TO-247              | 30 Units/Rail |
| MJW21194G | TO–247<br>(Pb–Free) | 30 Units/Rail |

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                      | Symbol                  | Min         | Тур         | Max      | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|-------------|----------|------|
| DFF CHARACTERISTICS                                                                                                                                                                 |                         |             |             |          |      |
| Collector–Emitter Sustaining Voltage $(I_C = 100 \text{ mAdc}, I_B = 0)$                                                                                                            | V <sub>CEO(sus)</sub>   | 250         | -           | -        | Vdc  |
| Collector Cutoff Current<br>( $V_{CE} = 200 \text{ Vdc}, I_B = 0$ )                                                                                                                 | I <sub>CEO</sub>        | -           | -           | 100      | μAdc |
| Emitter Cutoff Current<br>( $V_{CE} = 5 Vdc, I_C = 0$ )                                                                                                                             | I <sub>EBO</sub>        | -           | _           | 100      | μAdc |
| Collector Cutoff Current<br>(V <sub>CE</sub> = 250 Vdc, V <sub>BE(off)</sub> = 1.5 Vdc)                                                                                             | ICEX                    | -           | _           | 100      | μAdc |
| SECOND BREAKDOWN                                                                                                                                                                    | •                       |             |             |          | •    |
| Second Breakdown Collector Current with Base Forward $(V_{CE} = 50 \text{ Vdc}, t = 1 \text{ s (non-repetitive)})$<br>$(V_{CE} = 80 \text{ Vdc}, t = 1 \text{ s (non-repetitive)})$ | Biased I <sub>S/b</sub> | 4.0<br>2.25 |             |          | Adc  |
| ON CHARACTERISTICS                                                                                                                                                                  |                         |             |             |          |      |
| DC Current Gain<br>( $I_C = 8 \text{ Adc}, V_{CE} = 5 \text{ Vdc}$ )<br>( $I_C = 16 \text{ Adc}, I_B = 5 \text{ Adc}$ )                                                             | h <sub>FE</sub>         | 20<br>8     |             | 70<br>-  |      |
| Base–Emitter On Voltage<br>(I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 5 Vdc)                                                                                                        | V <sub>BE(on)</sub>     | -           | _           | 2.2      | Vdc  |
| Collector–Emitter Saturation Voltage<br>( $I_C = 8 \text{ Adc}, I_B = 0.8 \text{ Adc}$ )<br>( $I_C = 16 \text{ Adc}, I_B = 3.2 \text{ Adc}$ )                                       | V <sub>CE(sat)</sub>    | -           |             | 1.4<br>4 | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                                             |                         |             |             |          |      |
| Total Harmonic Distortion at the Output $V_{RMS} = 28.3 \text{ V}, \text{ f} = 1 \text{ kHz}, P_{LOAD} = 100 \text{ W}_{RMS}$                                                       |                         |             | 0.0         |          | %    |
| (Matched pair $h_{FE}$ = 50 @ 5 A/5 V) $h_{FE}$                                                                                                                                     | natched                 | -           | 0.8<br>0.08 | _        |      |
| Current Gain Bandwidth Product<br>( $I_C = 1 \text{ Adc}, V_{CE} = 10 \text{ Vdc}, f_{test} = 1 \text{ MHz}$ )                                                                      | f <sub>T</sub>          | 4           | -           | _        | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f <sub>test</sub> = 1 MHz)                                                                                     | C <sub>ob</sub>         | -           | _           | 500      | pF   |





#### **TYPICAL CHARACTERISTICS**



Figure 3. DC Current Gain, V<sub>CE</sub> = 20 V



**NPN MJW21194** 





Figure 5. DC Current Gain,  $V_{CE} = 5 V$ 







NPN MJW21194



PNP MJW21193

http://onsemi.com

#### **TYPICAL CHARACTERISTICS**











Figure 11. Typical Base-Emitter Voltage



Figure 12. Typical Base-Emitter Voltage







**NPN MJW21194** 



There are two limitations on the power handling ability of a transistor; average junction temperature and secondary breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 13 is based on  $T_{J(pk)} = 150^{\circ}$ C;  $T_{C}$  is variable depending on conditions. At high case temperatures, thermal limitations will reduce the power than can be handled to values less than the limitations imposed by second breakdown.



Figure 15. MJW21193 Typical Capacitance

Figure 16. MJW21194 Typical Capacitance



Figure 17. Typical Total Harmonic Distortion



Figure 18. Total Harmonic Distortion Test Circuit

### PACKAGE DIMENSIONS

TO-247 CASE 340L-02 ISSUE D



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.

|     | MILLIMETERS        |          | INC   | HES       |  |
|-----|--------------------|----------|-------|-----------|--|
| DIM | MIN                | MAX      | MIN   | MAX       |  |
| Α   | 20.32              | 21.08    | 0.800 | 8.30      |  |
| В   | 15.75              | 16.26    | 0.620 | 0.640     |  |
| C   | 4.70               | 5.30     | 0.185 | 0.209     |  |
| D   | 1.00               | 1.40     | 0.040 | 0.055     |  |
| Е   | 2.20               | 2.60     | 0.087 | 0.102     |  |
| F   | 1.65               | 2.13     | 0.065 | 0.084     |  |
| G   | 5.45               | 5.45 BSC |       | 0.215 BSC |  |
| Η   | 1.50               | 2.49     | 0.059 | 0.098     |  |
| J   | 0.40               | 0.80     | 0.016 | 0.031     |  |
| K   | 20.06              | 20.83    | 0.790 | 0.820     |  |
| L   | 5.40               | 6.20     | 0.212 | 0.244     |  |
| Ν   | 4.32               | 5.49     | 0.170 | 0.216     |  |
| Р   |                    | 4.50     |       | 0.177     |  |
| Q   | 3.55               | 3.65     | 0.140 | 0.144     |  |
| U   | 6.15 BSC 0.242 BSC |          | BSC   |           |  |
| W   | 2.87               | 3.12     | 0.113 | 0.123     |  |

STYLE 3: PIN 1. BASE 2. COLLECTOR 3. EMITTER

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death application Equation where the sum is such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

#### MJW21193 (PNP) MJW21194 (NPN)