# **SWITCHMODE II Series NPN Silicon Power Transistors** The BUV48/BUV48A transistors are designed for high–voltage, high–speed, power switching in inductive circuits where fall time is critical. They are particularly suited for line–operated switchmode applications such as: - Switching Regulators - Inverters - · Solenoid and Relay Drivers - Motor Controls - Deflection Circuits Fast Turn-Off Times 60 ns Inductive Fall Time — 25°C (Typ) 120 ns Inductive Crossover Time — 25°C (Typ) Operating Temperature Range -65 to +175°C 100°C Performance Specified for: Reverse–Biased SOA with Inductive Loads Switching Times with Inductive Loads Saturation Voltage Leakage Currents (125°C) # BUV48 BUV48A 15 AMPERES NPN SILICON POWER TRANSISTORS 400 AND 450 VOLTS V(BR)CEO 850-1000 VOLTS V(BR)CEX 150 WATTS # **MAXIMUM RATINGS** | Rating | Symbol | BUV48 | BUV48A | Unit | |----------------------------------------------------------------------------------------------|-----------------------|----------------|--------|---------------| | Collector-Emitter Voltage | V <sub>CEO(sus)</sub> | 400 | 450 | Vdc | | Collector–Emitter Voltage (V <sub>BE</sub> = -1.5 V) | VCEX | 850 | 1000 | Vdc | | Emitter Base Voltage | V <sub>EB</sub> | 7 | | Vdc | | Collector Current — Continuous<br>— Peak (1)<br>— Overload | IC<br>ICM<br>IOI | 15<br>30<br>60 | | Adc | | Base Current — Continuous<br>— Peak (1) | I <sub>B</sub> | 5<br>20 | | Adc | | Total Power Dissipation — $T_C = 25^{\circ}C$<br>— $T_C = 100^{\circ}C$<br>Derate above 25°C | PD | 150<br>75<br>1 | | Watts<br>W/°C | | Operating and Storage Junction Temperature Range | TJ, T <sub>Stg</sub> | -65 to +175 | | °C | # THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-------------------------------------------------------------------------------|----------------|-----|------| | Thermal Resistance, Junction to Case | $R_{ heta JC}$ | 1 | °C/W | | Maximum Lead Temperature for Soldering Purposes: 1/8" from Case for 5 Seconds | TL | 275 | °C | (1) Pulse Test: Pulse Width = 5 ms, Duty Cycle $\leq$ 10%. SWITCHMODE is a trademark of Motorola, Inc. # REV 7 # **BUV48 BUV48A** # **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|-----------------------|-----------------------|--------------------------------|------| | OFF CHARACTERISTICS (1) | • | <u>.</u> | | • | | | | Collector–Emitter Sustaining Voltage (Table 1) (I <sub>C</sub> = 200 mA, I <sub>B</sub> = 0) L = 25 mH BUV | /48<br>/48A | CEO(sus) | 400<br>450 | _ | _ | Vdc | | Collector Cutoff Current (VCEX = Rated Value, VBE(off) = 1.5 Vdc) (VCEX = Rated Value, VBE(off) = 1.5 Vdc, TC = 125°C) | | ICEX | _ | _ | 0.2<br>2 | mAdc | | | = 25°C<br>= 125°C | ICER | | _ | 0.5<br>3 | mAdc | | Emitter Cutoff Current<br>(VEB = 5 Vdc, IC = 0) | | IEBO | _ | _ | 0.1 | mAdc | | Emitter–Base Breakdown Voltage (IE = 50 mA – IC = 0) | ٧( | BR)EBO | 7 | - | _ | Vdc | | SECOND BREAKDOWN | • | | | | | | | Second Breakdown Collector Current with Base Forward Biased | ı | I <sub>S/b</sub> | S | ee Figure 12 | 2 | | | Clamped Inductive SOA with Base Reverse Biased | F | RBSOA | S | ee Figure 13 | 3 | | | ON CHARACTERISTICS (1) | | | | | | | | DC Current Gain (I <sub>C</sub> = 10 Adc, V <sub>CE</sub> = 5 Vdc) (I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 5 Vdc) BUV | /48<br>/48A | hFE | 8<br>8 | _ | = | | | Collector–Emitter Saturation Voltage $ \begin{aligned} &(I_C=10 \text{ Adc, } I_B=2 \text{ Adc}) \\ &(I_C=15 \text{ Adc, } I_B=3 \text{ Adc}) \end{aligned} \qquad \text{BUV} \\ &(I_C=10 \text{ Adc, } I_B=2 \text{ Adc, } T_C=100^{\circ}\text{C}) \\ &(I_C=8 \text{ Adc, } I_B=1.6 \text{ Adc}) \\ &(I_C=12 \text{ Adc, } I_B=2.4 \text{ Adc}) \end{aligned} \qquad \text{BUV} \\ &(I_C=8 \text{ Adc, } I_B=1.6 \text{ Adc, } T_C=100^{\circ}\text{C}) \end{aligned} $ | | CE(sat) | -<br>-<br>-<br>-<br>- | _<br>_<br>_<br>_<br>_ | 1.5<br>5<br>2<br>1.5<br>5<br>2 | Vdc | | Base–Emitter Saturation Voltage (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 2 Adc) (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 2 Adc, T <sub>C</sub> = 100°C) (I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 1.6 Adc) (I <sub>C</sub> = 8 Adc, I <sub>B</sub> = 1.6 Adc, T <sub>C</sub> = 100°C) | | BE(sat) | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | 1.6<br>1.6<br>1.6<br>1.6 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | | | Output Capacitance ( $V_{CB} = 10 \text{ Vdc}$ , $I_E = 0$ , $f_{test} = 1 \text{ MHz}$ ) | | C <sub>ob</sub> | _ | _ | 350 | pF | | SWITCHING CHARACTERISTICS<br>Resistive Load (Table 1) | | | | | | | | Delay Time | 1/40 | t <sub>d</sub> | _ | 0.1 | 0.2 | μs | | Pico Timo | V48<br>V48A | t <sub>r</sub> | _ | 0.4 | 0.7 | | | Storage Time Duty Cycle ≤ 2%, VBE(off) = 5 V | | t <sub>S</sub> | _ | 1.3 | 2 | | | Fall Time $T_p = 30 \mu s$ , $V_{CC} = 300 \text{ V}$ | | t <sub>f</sub> | _ | 0.2 | 0.4 | 1 | | Inductive Load, Clamped (Table 1) | • | | | <u> </u> | | • | | Storage Time | 25°2' | t <sub>SV</sub> | _ | 1.3 | _ | μs | | Fall Time IC = 10 A BUV48 (To | C = 25°C) | t <sub>fi</sub> | _ | 0.06 | _ | 1 | | Storage Time | | t <sub>SV</sub> | _ | 1.5 | 2.5 | 1 | | I <sub>C</sub> = 8 A BUV48A | | | | 0.0 | 0.0 | 1 | | Crossover Time IB1 = 1.6 A (TC | c = 100°C) | t <sub>C</sub> | _ | 0.3 | 0.6 | | <sup>(1)</sup> Pulse Test: Pulse Width = 300 $\mu$ s, Duty Cycle $\leq$ 2%. Vcl = 300 V, VBE(off) = 5 V, Lc = 180 $\mu$ H # **DC CHARACTERISTICS** Figure 1. DC Current Gain Figure 2. Collector Saturation Region Figure 3. Collector-Emitter Saturation Voltage Figure 4. Base-Emitter Voltage Figure 5. Collector Cutoff Region Figure 6. Capacitance **Table 1. Test Conditions for Dynamic Performance** Figure 8. Peak-Reverse Current # **SWITCHING TIMES NOTE** In resistive switching circuits, rise, fall, and storage times have been defined and apply to both current and voltage waveforms since they are in phase. However, for inductive loads which are common to SWITCHMODE power supplies and hammer drivers, current and voltage waveforms are not in phase. Therefore, separate measurements must be made on each waveform to determine the total switching time. For this reason, the following new terms have been defined. t<sub>SV</sub> = Voltage Storage Time, 90% I<sub>B1</sub> to 10% V<sub>clamp</sub> t<sub>rv</sub> = Voltage Rise Time, 10-90% V<sub>clamp</sub> tfi = Current Fall Time, 90-10% IC tti = Current Tail, 10-2% IC t<sub>C</sub> = Crossover Time, 10% V<sub>clamp</sub> to 10% I<sub>C</sub> An enlarged portion of the inductive switching waveforms is shown in Figure 7 to aid in the visual identity of these terms. For the designer, there is minimal switching loss during storage time and the predominant switching power losses occur during the crossover interval and can be obtained using the standard equation from AN–222: $$PSWT = 1/2 VCCIC(t_C) f$$ In general, $t_{\text{rV}} + t_{\text{fi}} \simeq t_{\text{C}}$ . However, at lower test currents this relationship may not be valid. As is common with most switching transistors, resistive switching is specified at $25\,^{\circ}\text{C}$ and has become a benchmark for designers. However, for designers of high frequency converter circuits, the user oriented specifications which make this a "SWITCHMODE" transistor are the inductive switching speeds (t<sub>C</sub> and t<sub>SV</sub>) which are guaranteed at 100°C. # **INDUCTIVE SWITCHING** Figure 9. Storage Time, t<sub>SV</sub> Figure 10. Crossover and Fall Times Figure 11a. Turn-Off Times versus Forced Gain Figure 11b. Turn-Off Times versus Ib2/lb1 # **BUV48 BUV48A** The Safe Operating Area figures shown in Figures 12 and 13 are specified for these devices under the test conditions shown. Figure 12. Forward Bias Safe Operating Area Figure 13. Reverse Bias Safe Operating Area # SAFE OPERATING AREA INFORMATION #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 12 is based on $T_C = 25\,^{\circ}C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \leq 25\,^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 12 may be found at any case temperature by using the appropriate curve on Figure 14. $T_{J(pk)}$ may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. # **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn–off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage current conditions during reverse biased turn–off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 13 gives RBSOA characteristics. Figure 14. Power Derating Figure 15. Thermal Response # **OVERLOAD CHARACTERISTICS** Figure 16. Rated Overload Safe Operating Area (OLSOA) # OLSOA OLSOA applies when maximum collector current is limited and known. A good example is a circuit where an inductor is inserted between the transistor and the bus, which limits the rate of rise of collector current to a known value. If the transistor is then turned off within a specified amount of time, the magnitude of collector current is also known. Maximum allowable collector—emitter voltage versus collector current is plotted for several pulse widths. (Pulse width is defined as the time lag between the fault condition and the removal of base drive.) Storage time of the transistor has been factored into the curve. Therefore, with bus voltage and maximum collector current known, Figure 16 defines the maximum time which can be allowed for fault detection and shutdown of base drive. OLSOA is measured in a common–base circuit (Figure 18) which allows precise definition of collector–emitter voltage and collector current. This is the same circuit that is used to measure forward–bias safe operating area. Figure 17. IC = f(dV/dt) Figure 18. Overload SOA Test Circuit # PACKAGE DIMENSIONS #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - 2. CONTROLLING DIMENSION: MILLIMETER. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 19.00 | 19.60 | 0.749 | 0.771 | | В | 14.00 | 14.50 | 0.551 | 0.570 | | С | 4.20 | 4.70 | 0.165 | 0.185 | | D | 1.00 | 1.30 | 0.040 | 0.051 | | Е | 1.45 | 1.65 | 0.058 | 0.064 | | G | 5.21 | 5.72 | 0.206 | 0.225 | | Н | 2.60 | 3.00 | 0.103 | 0.118 | | J | 0.40 | 0.60 | 0.016 | 0.023 | | K | 28.50 | 32.00 | 1.123 | 1.259 | | L | 14.70 | 15.30 | 0.579 | 0.602 | | Q | 4.00 | 4.25 | 0.158 | 0.167 | | S | 17.50 | 18.10 | 0.689 | 0.712 | | U | 3.40 | 3.80 | 0.134 | 0.149 | | ٧ | 1.50 | 2.00 | 0.060 | 0.078 | STYLE 1: PIN 1. BASE - 2. COLLECTOR - 3. EMITTER - 4. COLLECTOR CASE 340D-01 TO-218 TYPE ISSUE A Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Employer. How to reach us: **USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE (602) 244–6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 **HONG KONG:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298