# M48Z2M1 M48Z2M1Y # 16 Mbit (2Mb x 8) ZEROPOWER® SRAM ## **FEATURES SUMMARY** - INTEGRATED, ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT, and BATTERIES - CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES - 10 YEARS OF DATA RETENTION IN THE ABSENCE OF POWER - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - WRITE PROTECT VOLTAGES (V<sub>PFD</sub> = Power-fail Deselect Voltage): - $M48Z2M1: 4.5V \le V_{PFD} \le 4.75V$ - $M48Z2M1Y: 4.2V \le V_{PFD} \le 4.5V$ - BATTERIES ARE INTERNALLY ISOLATED UNTIL POWER IS APPLIED - PIN and FUNCTION COMPATIBLE WITH JEDEC STANDARD 2Mb x 8 SRAMs Figure 1. Packages May 2002 1/17 # M48Z2M1, M48Z2M1Y # **TABLE OF CONTENTS** | SUMMARY DESCRIPTION | 3 | |------------------------------------------------------------------------------------------------------------------------------------------------|----| | Logic Diagram (Figure 2.) | 3 | | Block Diagram (Figure 4.) | | | MAXIMUM RATING | 4 | | Absolute Maximum Ratings (Table 2.) | 4 | | OC AND AC PARAMETERS | 5 | | Operating and AC Measurement Conditions (Table 3.) AC Testing Load Circuit (Figure 5.) Capacitance (Table 4.) DC Characteristics (Table 5.) | 5 | | PERATION MODES | 6 | | Operating Modes (Table 6.) | 7 | | Address Controlled, READ Mode AC Waveforms (Figure 6.) | | | Chip Enable or Output Enable Controlled, READ Mode AC Waveforms (Figure 7.) | | | WRITE Mode | | | WRITE Enable Controlled, WRITE Mode AC Waveforms (Figure 8.) | | | WRITE Mode AC Characteristics (Table 8.) | | | Data Retention Mode | | | Power Down/Up Mode AC Waveforms (Figure 10.) | | | Power Down/Up AC Characteristics (Table 9.) | | | V <sub>CC</sub> Noise And Negative Going Transients | | | Supply Voltage Protection (Figure 11.) | | | PART NUMBERING | 14 | | PACKAGE MECHANICAL INFORMATION | 15 | | AEVIOLON LIIOTORY | | #### SUMMARY DESCRIPTION The M48Z2M1/Y ZEROPOWER<sup>®</sup> RAM is a non-volatile 16,777,216-bit, Static RAM organized as 2,097,152 words by 8 bits. The device combines two internal lithium batteries, CMOS SRAMs and a control circuit in a plastic 36-pin DIP, long Module. The ZEROPOWER RAM replaces industry standard SRAMs. It provides the nonvolatility of PROMs without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed. Figure 2. Logic Diagram **Table 1. Signal Names** | A0-A20 | Address Inputs | |-----------------|--------------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable | | G | Output Enable | | W | WRITE Enable | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | Figure 3. DIP Connections Figure 4. Block Diagram ## **MAXIMUM RATING** Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |---------------------------------|-------------------------------------------|-----------|------| | T <sub>A</sub> | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off) | -40 to 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -40 to 85 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to 7 | V | | Vcc | Supply Voltage | -0.3 to 7 | V | | Io | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | $Note: \ 1. \ Soldering \ temperature \ not \ to \ exceed \ 260^{\circ}C \ for \ 10 \ seconds \ (total \ thermal \ budget \ not \ to \ exceed \ 150^{\circ}C \ for \ longer \ than \ 30 \ seconds).$ **CAUTION:** Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up mode. ### DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measure- ment Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. **Table 3. Operating and AC Measurement Conditions** | Parameter | M48Z2M1 | M48Z2M1Y | Unit | |-------------------------------------------------|-------------|------------|------| | Supply Voltage (V <sub>CC</sub> ) | 4.75 to 5.5 | 4.5 to 5.5 | V | | Ambient Operating Temperature (T <sub>A</sub> ) | 0 to 70 | 0 to 70 | °C | | Load Capacitance (C <sub>L</sub> ) | 100 | 100 | pF | | Input Rise and Fall Times | ≤ 5 | ≤ 5 | ns | | Input Pulse Voltages | 0 to 3 | 0 to 3 | V | | Input and Output Timing Ref. Voltages | 1.5 | 1.5 | V | Note: Output Hi-Z is defined as the point where data is no longer driven. Figure 5. AC Testing Load Circuit **Table 4. Capacitance** | | Symbol | Parameter <sup>(1,2)</sup> | Min | Max | Unit | |---|--------------------------------|----------------------------|-----|-----|------| | Ī | C <sub>IN</sub> | Input Capacitance | | 40 | pF | | Ī | C <sub>IO</sub> <sup>(3)</sup> | Input / Output Capacitance | | 40 | pF | Note: 1. Effective capacitance measured with power supply at 5V; sampled only, not 100% tested. - 2. Outputs deselected. - 3. At 25°C. **Table 5. DC Characteristics** | Symbol | Parameter | Test Condition <sup>(1)</sup> | Min | Max | Unit | |--------------------------------|-------------------------------|---------------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(2)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±4 | μΑ | | I <sub>LO</sub> <sup>(2)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±4 | μΑ | | Icc | Supply Current | E = V <sub>IL</sub> ,<br>Outputs open | | 140 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 10 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} \ge V_{CC} - 0.2V$ | | 8 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V or 4.5 to 5.5V (except where noted). 2. Outputs deselected. ## **OPERATION MODES** The M48Z2M1/Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $V_{CC}$ . As $V_{CC}$ falls below approximately 3V, the control circuitry connects the batteries which sustain data until valid power returns. **Table 6. Operating Modes** | Mode | Vcc | Ē | G | w | DQ0-DQ7 | Power | |----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | | V <sub>IH</sub> | Х | Х | High Z | Standby | | WRITE | 4.75 to 5.5V | V <sub>IL</sub> | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | READ | or<br>4.5 to 5.5V | VIL | VIL | VIH | D <sub>OUT</sub> | Active | | READ | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> <sup>(1)</sup> | Х | Х | Х | High Z | Battery Back-up Mode | Note: $X = V_{IH}$ or $V_{IL}$ ; $V_{SO} = Battery Back-up Switchover Voltage.$ <sup>1.</sup> See Table 10, page 12 for details. #### **READ Mode** <u>The M48Z2M1/Y</u> is in the READ Mode whenever W (WRITE Enable) is high and E (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 16,777,216 locations in the static storage array. Thus, the unique address specified by the 21 Address Inputs defines which one of the 2,097,152 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time ( $t_{AVQV}$ ) after the last <u>address</u> input signal is stable, providing that the E (Chip Enable) and G (Output Enable) access times are also satisfied. If the E and G ac- cess times are not met, valid data will be available after the later of Chip Enable Access time ( $t_{ELQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ). The state of the eight three-state Data I/O signals is controlled by E and G. If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while E and G remain low, output data will remain valid for Output Data Hold time ( $t_{AXQX}$ ) but will go indeterminate until the next Address Access. Figure 6. Address Controlled, READ Mode AC Waveforms Note: Chip Enable ( $\overline{E}$ ) and Output Enable ( $\overline{G}$ ) = Low, WRITE Enable ( $\overline{W}$ ) = High. Figure 7. Chip Enable or Output Enable Controlled, READ Mode AC Waveforms Note: WRITE Enable $(\overline{W})$ = High. **Table 7. READ Mode AC Characteristics** | | | M48Z2M1/Y | | | | |----------------------------------|-----------------------------------------|-----------|-----|----|--| | Symbol | Parameter <sup>(1)</sup> | - | -70 | | | | | | Min | Max | | | | t <sub>AVAV</sub> | READ Cycle Time | 70 | | ns | | | t <sub>AVQV</sub> (2) | Address Valid to Output Valid | | 70 | ns | | | t <sub>AXQX</sub> <sup>(2)</sup> | Address Transition to Output Transition | 5 | | ns | | | t <sub>EHQZ</sub> (3) | Chip Enable High to Output Hi-Z | | 30 | ns | | | t <sub>ELQV</sub> (2) | Chip Enable Low to Output Valid | | 70 | ns | | | t <sub>ELQX</sub> (3) | Chip Enable Low to Output Transition | 5 | | ns | | | t <sub>GHQZ</sub> (3) | Output Enable High to Output Hi-Z | | 25 | ns | | | t <sub>GLQV</sub> (2) | Output Enable Low to Output Valid | | 35 | ns | | | t <sub>GLQX</sub> (3) | Output Enable Low to Output Transition | 5 | | ns | | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.75 to 5.5V or 4.5 to 5.5V (except where noted). 2. C<sub>L</sub> = 100pF or 50pF (see Figure 5, page 5). 3. C<sub>L</sub> = 5pF (see Figure 5, page 5). 47/ 8/17 #### **WRITE Mode** The M48Z2M1/Y is in the WRITE Mode whenever $\overline{W}$ and $\overline{E}$ are active. The start of a WRITE is referenced from the latter occurring falling edge of W or E. A WRITE is terminated by the earlier rising edge of W or E. The addresses must be held valid throughout the cycle. E or W must return high for minimum of t<sub>F</sub>-HAX from E or tWHAX from W prior to the initiation of another READ or WRITE cycle. Data-in must be valid t<sub>DVEH</sub> or t<sub>DVWH</sub> prior to the end of WRITE and remain valid for t<sub>EHDX</sub> or t<sub>WHDX</sub> afterward. G should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ , a low on $\overline{W}$ will disable the outputs $t_{WLQZ}$ after $\overline{W}$ falls. tAVAV A0-A20 VALID tAVWH tAVEL tWHAX Ē tWLWH tAVWL $\overline{\mathsf{W}}$ tWLQZ tWHQX tWHDX DATA INPUT DQ0-DQ7 tDVWH AI02053 Figure 8. WRITE Enable Controlled, WRITE Mode AC Waveforms Note: Output Enable $(\overline{G})$ = High. Figure 9. Chip Enable Controlled, WRITE Mode AC Waveforms Note: Output Enable $(\overline{G})$ = High. **Table 8. WRITE Mode AC Characteristics** | | | M48Z | 2M1/Y | | |--------------------|------------------------------------------------------|------|------------|----| | Symbol | Parameter <sup>(1)</sup> | | <b>–70</b> | | | | | Min | Max | | | t <sub>AVAV</sub> | WRITE Cycle Time | 70 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 65 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | ns | | t <sub>AVWH</sub> | t <sub>AVWH</sub> Address Valid to WRITE Enable High | | | ns | | t <sub>AVWL</sub> | t <sub>AVWL</sub> Address Valid to WRITE Enable Low | | | ns | | t <sub>DVEH</sub> | t <sub>DVEH</sub> Input Valid to Chip Enable High | | | ns | | t <sub>DVWH</sub> | Input Valid to WRITE Enable High | 30 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 15 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 10 | | ns | | t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High | 55 | | ns | | t <sub>WHAX</sub> | WRITE Enable High to Address Transition | 5 | | ns | | t <sub>WHDX</sub> | WRITE Enable High to Input Transition | 0 | | ns | | $t_{WHQX}^{(2,3)}$ | WRITE Enable High to Output Transition | 5 | | ns | | $t_{WLQZ}^{(2,3)}$ | WRITE Enable Low to Output Hi-Z | | 25 | ns | | t <sub>WLWH</sub> | WRITE Enable Pulse Width | 55 | | ns | Note: 1. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.75 to 5.5V or 4.5 to 5.5V (except where noted). 2. C<sub>L</sub> = 5pF (see Figure 5, page 5). 3. If E goes low simultaneously with W going low, the outputs remain in the high impedance state. #### **Data Retention Mode** With valid $V_{CC}$ applied, the M48Z2M1/Y operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself $t_{WP}$ after $V_{CC}$ falls below $V_{PFD}$ . All outputs become high impedance, and all inputs are treated as "Don't care." If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time $t_{WP}$ , write protection takes place. When $V_{CC}$ drops below $V_{SO}$ , the control circuit switches power to the internal energy source which preserves data. The internal coin cells will maintain data in the M48Z2M1/Y after the initial application of $V_{CC}$ for an accumulated period of at least 10 years when $V_{CC}$ is less than $V_{SO}.$ As system power returns and $V_{CC}$ rises above $V_{SO},$ the batteries are disconnected, and the power supply is switched to external $V_{CC}.$ Write protection continues for $t_{ER}$ after $V_{CC}$ reaches $V_{PFD}$ to allow for processor stabilization. After $t_{ER},$ normal RAM operation can resume. For more information on Battery Storage life refer to the Application Note AN1012. Figure 10. Power Down/Up Mode AC Waveforms Table 9. Power Down/Up AC Characteristics | Symbol | Parameter <sup>(1)</sup> | Min | Max | Unit | |-------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>ER</sub> | E Recovery Time | 40 | 120 | | | t <sub>F</sub> <sup>(2)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (3) | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 0 | | μs | | t <sub>WP</sub> | Write Protect Time from V <sub>CC</sub> = V <sub>PFD</sub> | 40 | 150 | μs | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V or 4.5 to 5.5V (except where noted). Table 10. Power Down/Up Trip Points DC Characteristics | Symbol | Parameter <sup>(1,2)</sup> | | Min | Тур | Max | Unit | |--------------------------------|-------------------------------------------------------|--|-----|-----|------|-------| | Voca | V <sub>PFD</sub> Power-fail Deselect Voltage M48Z2M1Y | | 4.5 | 4.6 | 4.75 | V | | VPFD | | | 4.2 | 4.3 | 4.5 | V | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | | | 3.0 | | V | | t <sub>DR</sub> <sup>(3)</sup> | Expected Data Retention Time | | 10 | | | YEARS | <sup>2.</sup> V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than tF may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). <sup>3.</sup> $V_{PFD}$ (min) to $V_{SS}$ fall time of less than $t_{FB}$ may cause corruption of RAM data. Note: 1. All voltages referenced to V<sub>SS</sub>. 2. Valid for Ambient Operating Temperature: T<sub>A</sub> = 0 to 70°C; V<sub>CC</sub> = 4.75 to 5.5V or 4.5 to 5.5V (except where noted). 3. At 25°C ## **V<sub>CC</sub> Noise And Negative Going Transients** $I_{CC}$ transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the $V_{CC}$ bus. These transients can be reduced if capacitors are used to store energy which stabilizes the $V_{CC}$ bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of $0.1\mu F$ (as shown in Figure 11) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on $V_{CC}$ that drive it to values below $V_{SS}$ by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommended to connect a schottky diode from $V_{CC}$ to $V_{SS}$ (cathode connected to $V_{CC}$ , anode to $V_{SS}$ ). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount. Figure 11. Supply Voltage Protection ### **PART NUMBERING** blank = Tubes Note: 1. Contact Sales Offices for availability of Extended Temperature. For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest you. **A**7/ ## PACKAGE MECHANICAL INFORMATION Figure 12. PLDIP36 – 36-pin Plastic DIP Long Module, Package Outline Note: Drawing is not to scale. Table 12. PLDIP36 - 36-pin Plastic DIP Long Module, Package Mechanical Data | Symb | | mm | | | inches | | |--------|-----|-------|-------|-----|--------|--------| | Syllib | Тур | Min | Max | Тур | Min | Max | | А | | 9.27 | 9.52 | | 0.3650 | 0.3748 | | A1 | | 0.38 | | | 0.0150 | | | В | | 0.43 | 0.59 | | 0.0169 | 0.0232 | | С | | 0.20 | 0.33 | | 0.0079 | 0.0130 | | D | | 52.58 | 53.34 | | 2.0701 | 2.1000 | | E | | 18.03 | 18.80 | | 0.7098 | 0.7402 | | e1 | | 2.30 | 2.81 | | 0.0906 | 0.1106 | | e3 | | 38.86 | 47.50 | | 1.5300 | 1.8701 | | eA | | 14.99 | 16.00 | | 0.5902 | 0.6299 | | L | | 3.05 | 3.81 | | 0.1201 | 0.1500 | | S | | 4.45 | 5.33 | | 0.1752 | 0.2098 | | N | | 36 | | 36 | | | # **REVISION HISTORY** **Table 13. Document Revision History** | Date | Revision Details | |-------------|--------------------------------------------------------------------------------| | July 1999 | First Issue | | August 2000 | From Preliminary Data to Data Sheet | | 03/20/02 | Reformatted; Temperature information added to tables (Table 4, 5, 7, 8, 9, 10) | | 05/29/02 | Modified "V <sub>CC</sub> Noise and Negative Going Transients" text | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. © 2002 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. www.st.com