- Low Supply Voltage Range, 2.7 V 5.5 V - Low Operation Current, 3 mA at 1 MHz, 3 V - Ultralow Power Consumption (Standby Mode Down to 0.1 μA) - Five Power-Saving Modes - Wakeup From Standby Mode in 6 μs - 16-Bit RISC Architecture, 300 ns Instruction Cycle Time - Single Common 32 kHz Crystal, Internal System Clock up to 3.3 MHz - Integrated LCD Driver for up to 84 Segments - Integrated 12+2 Bit A/D Converter - Family Members Include: MSP430P325, 16KB OTP, 512 Byte RAM - EPROM Version Available for Prototyping: PMS430E325 - Serial Onboard Programming - Programmable Code Protection by Security Fuse - Avaliable in 64 Pin Quad Flatpack (QFP), 68 Pin Plastic J-Leaded Chip Carrier (PLCC), 68 Pin J-Leaded Ceramic Chip Carrier (JLCC) Package (EPROM Version) #### description The Texas Instruments MSP430 is an ultralow-power mixed-signal microcontroller family consisting of several devices which feature different sets of modules targeted to various applications. The microcontroller is designed to be battery operated for an extended application lifetime. With 16-bit RISC architecture, 16-bit integrated registers on the CPU, and a constant generator, the MSP430 achieves maximum code efficiency. The digitally-controlled oscillator, together with the frequency-locked-loop (FLL), provides a wakeup from a low-power mode to active mode in less than 6 $\mu$ s. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### description (continued) Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data and display them or transmit them to a host system. The MSP430x32x offers an integrated 12+2 bit A/D converter with six multiplexed inputs. #### **AVAILABLE OPTIONS** | | PACKAGED DEVICES | | | | | | | |----------------------------------------|------------------|-------------------------------|--------------------------------|--------------------------------|--|--|--| | T <sub>A</sub> PLASTIC 64-PIN QFP (PG) | | PLASTIC<br>64-PIN QFP<br>(PM) | PLASTIC<br>68-PIN PLCC<br>(FN) | CERAMIC<br>68-PIN JLCC<br>(FZ) | | | | | -40°C to 85°C | MSP430P325IPG | MSP430P325IPM | MSP430P325IFN | _ | | | | | 25°C | _ | _ | _ | PMS430E325FZ | | | | #### functional block diagram #### **Terminal Functions** | TERMINAL | | 1/2 | DEGODICTION | |------------------|--------|-----|------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | AVCC | 1 | | Positive analog supply voltage | | AVSS | 63 | | Analog ground reference | | A0 | 61 | I | Analog-to-digital converter input port 0 or digital input port 0 | | A1 | 62 | I | Analog-to-digital converter input port 1 or digital input port 1 | | A2-A5 | 5–8 | I | Analog-to-digital converter inputs ports 2–5 or digital inputs ports 2–5 | | CIN | 11 | I | Input used as enable of counter TPCNT1 – Timer/Port | | COM0-3 | 51–54 | 0 | Common outputs, used for LCD backplanes – LCD | | DVCC | 2 | | Positive digital supply voltage | | DV <sub>SS</sub> | 64 | | Digital ground reference | | P0.0 | 18 | I/O | General-purpose digital I/O | | P0.1/RXD | 19 | I/O | General-purpose digital I/O, receive digital input port, 8-Bit Timer/Counter | | P0.2/TXD | 20 | I/O | General-purpose digital I/O, transmit data output port, 8-Bit Timer/Counter | | P0.3-P0.7 | 21–25 | I/O | Five general-purpose digital I/Os, bit 3 to bit 7 | | Rext | 4 | I | Programming resistor input of internal current source | | RST/NMI | 59 | I | Reset input or non-maskable interrupt input | | R03 | 29 | I | Input of fourth positive analog LCD level (V4) – LCD | | R13 | 28 | I | Input of third positive analog LCD level (V3) – LCD | | R23 | 27 | I | Input of second positive analog LCD level (V2) – LCD | | R33 | 26 | 0 | Output of first positive analog LCD level (V1) – LCD | | sv <sub>CC</sub> | 3 | | Switched AV <sub>CC</sub> to analog-to-digital converter | | S0 | 30 | 0 | Segment line S0 – LCD | | S1 | 31 | 0 | Segment line S1 – LCD | | S2-S5/O2-O5 | 32–35 | 0 | Segment lines S2 to S5 or digital output ports O2–O5, group 1 – LCD | | S20/O20/CMPI | 50 | I/O | Segment line S20 can be used as comparator input port CMPI – Timer/Port | | S6-S9/O6-O9 | 36–39 | 0 | Segment lines S6 to S9 or digital output ports O6–O9, group 2 – LCD | | S10-S13/O10-O13 | 40–43 | 0 | Segment lines S10 to S13 or digital output ports O10–O13, group 3 – LCD | | S14-S17/O14-O17 | 44–47 | 0 | Segment lines S14 to S17 or digital output ports O14 to O17, group 4 – LCD | | S18-S19/O18-O19 | 48, 49 | 0 | Segment lines S18 and S19 or digital output port O18 and O19, group 5 – LCD | | TCK | 58 | I | Test clock, clock input terminal for device programming and test | | TDO/TDI | 55 | I/O | Test data output, data output terminal or data input during programming | | TDI/VPP | 56 | I | Test data input, data input terminal or input of programming voltage | | TMS | 57 | I | Test mode select, input terminal for device programming and test | | TP0.0 | 12 | 0 | General-purpose 3-state digital output port, bit 0 – Timer/Port | | TP0.1 | 13 | 0 | General-purpose 3-state digital output port, bit 1 – Timer/Port | | TP0.2 | 14 | 0 | General-purpose 3-state digital output port, bit 2 – Timer/Port | | TP0.3 | 15 | 0 | General-purpose 3-state digital output port, bit 3 – Timer/Port | | TP0.4 | 16 | 0 | General-purpose 3-state digital output port, bit 4 – Timer/Port | | TP0.5 | 17 | I/O | General-purpose digital input/output port, bit 5 – Timer/Port | | XBUF | 60 | 0 | Clock signal output of system clock MCLK or crystal clock ACLK | | Xin | 9 | ı | Input terminal of crystal oscillator | | Xout/TCLK | 10 | I/O | Output terminal of crystal oscillator or test clock input | | AUUV I OLK | 10 | 1/0 | Output terminal of drystal oscillator of test clock input | #### short-form description #### processing unit The processing unit is based on a consistent and orthogonally-designed CPU and instruction set. This design structure results in a RISC-like architecture, highly transparent to the application development, and it is distinguished by ease of programming. All operations other than program-flow instructions are consequently performed as register operations in conjunction with seven addressing modes for source and four modes for destination operand. #### **CPU** Sixteen registers are located inside the CPU, providing reduced instruction execution time. This reduces a register-register operation execution time to one cycle of the processor frequency. Four of the registers are reserved for special use as a program counter, a stack pointer, a status register, and a constant generator. The remaining registers are available as general-purpose registers. Peripherals are connected to the CPU using a data address and control bus and can be handled easily with all instructions for memory manipulation. #### instruction set The instruction set for this register-register architecture provides a powerful and easy-to-use assembler language. The instruction set consists of 51 instructions with three formats and seven addressing modes. Table 1 provides a summation and example of the three types of instruction formats; the addressing modes are listed in Table 2. **Table 1. Instruction Word Formats** | Dual operands, source-destination | e.g. ADD R4, R5 | R4 + R5 → R5 | |-----------------------------------|-----------------|-------------------------------------------| | Single operands, destination only | e.g. CALL R8 | $PC \rightarrow (TOS), R8 \rightarrow PC$ | | Relative jump, un-/conditional | e.g. JNE | Jump-on equal bit = 0 | Each instruction that operates on word and byte data is identified by the suffix B. Examples: Instructions for word operation Instructions for byte operation MOV EDE, TONI MOV.B EDE, TONI ADD #235h, &MEM ADD.B #35h, &MEM PUSH R5 PUSH.B R5 SWPB R5 — | ADDRESS MODE | s | d | SYNTAX | EXAMPLE | OPERATION | |------------------------|-----------|---|------------------|-------------------|---------------------------------------------------| | Register | $\sqrt{}$ | V | MOV Rs, Rd | MOV R10, R11 | R10 → R11 | | Indexed | $\sqrt{}$ | V | MOV X(Rn), Y(Rm) | MOV 2(R5), 5(R6) | $M(2 + R5) \rightarrow M(6 + R6)$ | | Symbolic (PC relative) | $\sqrt{}$ | | MOV EDE, TONI | | $M(EDE) \rightarrow M(TONI)$ | | Absolute | $\sqrt{}$ | V | MOV &MEM, &TCDAT | | $M(MEM) \rightarrow M(TCDAT)$ | | Indirect | $\sqrt{}$ | | MOV @Rn, Y(Rm) | MOV @R10, Tab(R6) | M(R10) → M(Tab + R6) | | Indirect autoincrement | $\sqrt{}$ | | MOV @Rn+, RM | MOV @R10+, R11 | $M(R10) \rightarrow R11, R10 + 2 \rightarrow R10$ | | Immediate | $\sqrt{}$ | | MOV #X, TONI | MOV #45, TONI | #45 → M(TONI) | NOTE: s = source d = destination Computed branches (BR) and subroutine calls (CALL) instructions use the same addressing modes as the other instructions. These addressing modes provide *indirect* addressing, ideally suited for computed branches and calls. The full use of this programming capability permits a program structure different from conventional 8- and 16-bit controllers. For example, numerous routines can easily be designed to deal with pointers and stacks instead of using flag type programs for flow control. #### operation modes and interrupts The MSP430 operating modes support various advanced requirements for ultralow power and ultralow energy consumption. This is achieved by the intelligent management of the operations during the different module operation modes and CPU states. The requirements are fully supported during interrupt event handling. An interrupt event awakens the system from each of the various operating modes and returns with the RETI instruction to the mode that was selected before the interrupt event. The clocks used are ACLK and MCLK. ACLK is the crystal frequency and MCLK is a multiple of ACLK and is used as the system clock. The software can configure five operating modes: - Active mode (AM). The CPU is enabled with different combinations of active peripheral modules. - Low power mode 0 (LPM0). The CPU is disabled, peripheral operation continues, ACLK and MCLK signals are active, and loop control for MCLK is active. - Low power mode 1 (LPM1). The CPU is disabled, peripheral operation continues, ACLK and MCLK signals are active, and loop control for MCLK is inactive. - Low power mode 2 (LPM2). The CPU is disabled, peripheral operation continues, ACLK signal is active, and MCLK and loop control for MCLK are inactive. - Low power mode 3 (LPM3). The CPU is disabled, peripheral operation continues, ACLK signal is active, MCLK and loop control for MCLK are inactive, and the dc generator for the digital controlled oscillator (DCO) (→MCLK generator) is switched off. - Low power mode 4 (LPM4). The CPU is disabled, peripheral operation continues, ACLK signal is inactive (crystal oscillator stopped), MCLK and loop control for MCLK are inactive, and the dc generator for the DCO is switched off. The special function registers (SFR) include module-enable bits that stop or enable the operation of the specific peripheral module. All registers of the peripherals may be accessed if the operational function is stopped or enabled. However, some peripheral current-saving functions are accessed through the state of local register bits. An example is the enable/disable of the analog voltage generator in the LCD peripheral, which is turned on or off using one register bit. #### operation modes and interrupts (continued) The most general bits that influence current consumption and support fast turnon from low-power operating modes are located in the status register (SR). Four of these bits control the CPU and the system clock generator: SCG1, SCG0, OscOff, and CPUOff. | 15 9 | 8 | 7 | | | | | | | 0 | |-------------------------------------|---|------|------|--------|--------|-----|---|---|---| | Reserved For Future<br>Enhancements | v | SCG1 | SCG0 | OscOff | CPUOff | GIE | N | Z | С | | | | • | | | • | | - | - | | | | | | | rw-0 | | | | | | #### interrupt vector addresses The interrupt vectors and the power-up starting address are located in the ROM with an address range of 0FFFFh-0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence. | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY | |-----------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------| | Power-up, external reset, watchdog | WDTIFG (see Note1) | Reset | 0FFFEh | 15, highest | | NMI, oscillator fault | NMIIFG (see Notes 1 and 3)<br>OFIFG (see Notes 1 and 4) | Non-maskable,<br>(Non)-maskable | 0FFFCh | 14 | | Dedicated I/O P0.0 | P0.0IFG | Maskable | 0FFFAh | 13 | | Dedicated I/O P0.1 or 8-Bit Timer/Counter RXD | P0.1IFG | Maskable | 0FFF8h | 12 | | | | | 0FFF6h | 11 | | Watchdog Timer | WDTIFG | Maskable | 0FFF4h | 10 | | | | | 0FFF2h | 9 | | | | | 0FFF0h | 8 | | | | | 0FFEEh | 7 | | | | Note1) Reset 0FFFEh 15, es 1 and 3) Non-maskable, (Non)-maskable 0FFFCh es 1 and 4) Maskable 0FFFAh es 1 and 4) Maskable 0FFFAh es 1 and 4) 0FFFAh 0FFFAh es 1 and 4) 0FFF8h 0FFF8h es 2 Maskable 0FFFAh es 3 Maskable 0FFEAh es 3 Maskable 0FFE8h es 4 0FFE8h 0FFE8h es 5 Maskable 0FFE8h es 6 Maskable 0FFE8h es 7 OFFE8h 0FFE8h es 7 OFFE8h 0FFE8h es 8 OFFE8h 0FFE8h es 9 OFFE8h 0FFE8h es 9 OFFE8h 0FFE8h | 6 | | | ADC | ADCIFG | Maskable | 0FFEAh | 5 | | Timer/Port | RC1FG, RC2FG, EN1FG<br>(see Note 2) | Maskable | 0FFE8h | 4 | | | | | 0FFE6h | 3 | | | | | 0FFE4h | 2 | | Basic Timer1 | BTIFG | Maskable | 0FFE2h | 1 | | I/O port 0, P0.2-7 | P0.27IFG (see Note 1) | Maskable | 0FFE0h | 0, lowest | NOTES: 1. Multiple source flags - 2. Timer/Port interrupt flags are located in the T/P registers - 3. Non-maskable: neither the individual nor the general interrupt enable bit will disable an interrupt event. - 4. (Non)-maskable: the individual interrupt enable bit can disable on interrupt event, but the general interrupt enable bit cannot. #### operation modes and interrupts (continued) #### special function registers Most interrupt and module enable bits are collected into the lowest address space. Special function register bits that are not allocated to a functional purpose are not physically present in the device. Simple SW access is provided with this arrangement. #### interrupt enable 1 and 2 WDTIE: Watchdog Timer enable signal OFIE: Oscillator fault enable signal P0IE.0: Dedicated I/O P0.0 P0IE.1: P0.1 or 8-Bit Timer/Counter, RXD ADIE: A/D converter enable signal TPIE: Timer/Port enable signal BTIE: Basic Timer1 enable signal #### interrupt flag register 1 and 2 WDTIFG: Set on overflow or security key violation or Reset on V<sub>CC</sub> power on or reset condition at RST/NMI-pin OFIFG: Flag set on oscillator fault P0.0IFG: Dedicated I/O P0.0 P0.1IFG: P0.1 or 8-Bit Timer/Counter, RXD NMIIFG: Signal at RST/NMI-pin | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|---|---|---|---|--------|---|---| | 03h | BTIFG | | | | | ADIFG | | | | 0311 | B111 G | | | | | ADII G | | | | | rw | | | | | rw-0 | | | BTIFG Basic Timer1 flag ADFIG Analog-to-digital converter flag #### operation modes and interrupts (continued) #### module enable register 1 and 2 | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---| | 04h | | | | | | | | | | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 05h | | | | | | | | | | Legend | rw: Bit can be read and written. rw-0: Bit can be read and written. It is reset by PUC. SFR bit not present in device. | | | | | | | | #### memory organization MSP430P325 PMS430E325 #### peripherals Peripherals connect to the CPU through data, address, and control busses and can be handled easily with all instructions for memory manipulation. #### peripheral file map | PERIPHERALS WITH WORD ACCESS | | | | | | | | | |------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--|--|--|--|--| | Watchdog | Watchdog Timer control | WDTCTL | 0120h | | | | | | | ADC | Data register Reserved Control register Input enable register Input register | ADAT ACTL AEN AIN | 0118h<br>0116h<br>0114h<br>0112h<br>0110h | | | | | | | PER | PERIPHERALS WITH BYTE ACCESS | | | | | | | | | EPROM | EPROM control | EPCTL | 054h | | | | | | | Crystal buffer | Crystal buffer control | CBCTL | 053h | | | | | | | System clock | SCG frequency control<br>SCG frequency integrator<br>SCG frequency integrator | SCFQCTL<br>SCFI1<br>SCFI0 | 052h<br>051h<br>050h | | | | | | | Timer/Port | Timer/Port enable Timer/Port data Timer/Port counter2 Timer/Port counter1 Timer/Port control | TPE<br>TPD<br>TPCNT2<br>TPCNT1<br>TPCTL | 04Fh<br>04Eh<br>04Dh<br>04Ch<br>04Bh | | | | | | | 8-Bit Timer/Counter | 8-Bit Timer/Counter data<br>8-Bit Timer/Counter preload<br>8-Bit Timer/Counter control | TCDAT<br>TCPLD<br>TCCTL | 044h<br>043h<br>042h | | | | | | | Basic Timer1 | Basic Timer counter2 Basic Timer counter1 Basic Timer control | BTCNT2<br>BTCNT1<br>BTCTL | 047h<br>046h<br>040h | | | | | | | LCD | LCD memory 15 : LCD memory 1 LCD control & mode | LCDM15<br>:<br>LCDM1<br>LCDCTL | 03Fh<br>:<br>031h<br>030h | | | | | | | Port P0 | Port P0 interrupt enable Port P0 interrupt edge select Port P0 interrupt flag Port P0 direction Port P0 output Port P0 input | POIE<br>POIES<br>POIFG<br>PODIR<br>POOUT<br>POIN | 015h<br>014h<br>013h<br>012h<br>011h<br>010h | | | | | | | Special function | SFR interrupt flag2<br>SFR interrupt flag1<br>SFR interrupt enable2<br>SFR interrupt enable1 | IFG2<br>IFG1<br>IE2<br>IE1 | 003h<br>002h<br>001h<br>000h | | | | | | #### oscillator and system clock Two clocks are used in the system, the system (master) clock (MCLK) and the auxiliary clock (ACLK). The MCLK is a multiple of the ACLK. The ACLK runs with the crystal oscillator frequency. The special design of the oscillator supports the feature of low current consumption and the use of a 32 768 Hz crystal. The crystal is connected across two terminals without any other external components being required. The oscillator starts after applying VCC, due to a reset of the control bit (OscOff) in the status register (SR). It can be stopped by setting the OscOff bit to a 1. The enabled clock signals ACLK, ACLK/2, ACLK/4, or MCLK are accessible for use by external devices at output terminal XBUF. #### oscillator and system clock (continued) The controller system clock has to operate with different requirements according to the application and system conditions. Requirements include: - High frequency in order to react quickly to system hardware requests or events - Low frequency in order to minimize current consumption, EMI, etc. - Stable frequency for timer applications e.g. real-time clock (RTC) - Enable start-stop operation with a minimum of delay These requirements cannot all be met with fast frequency high-Q crystals or with RC-type low-Q oscillators. The compromise selected for the MSP430 uses a low-crystal frequency, which is multiplied to achieve the desired nominal operating range: $$f_{(system)} = (N+1) \times f_{(crystal)}$$ The crystal frequency multiplication is achieved with a frequency locked loop (FLL) technique. The factor N is set to 31 after a power-up clear condition. The FLL technique, in combination with a digital controlled oscillator (DCO) provides immediate start-up capability together with long term crystal stability. The frequency variation of the DCO with the FLL inactive is typically 330 ppm, which means that with a cycle time of 1 $\mu$ s the maximum possible variation is 0.33 ns. For more precise timing, the FLL can be used forcing longer cycle times, if the previous cycle time was shorter than the selected one. This switching of cycle times makes it possible to meet the chosen system frequency over a long period of time. The start-up operation of the system clock depends on the previous machine state. During a power-up clear (PUC), the DCO is reset to its lowest possible frequency. The control logic starts operation immediately after recognition of PUC. Connect operation of the FLL control logic requires the presence of a stable crystal oscillator. #### digital I/O One 8-Bit I/O port (Port0) is implemented. Six control registers give maximum flexibility of digital input/output to the application: - All individual I/O bits are programmable independently. - Any combination of input, output, and interrupt conditions is possible. - Interrupt processing of external events is fully implemented for all eight bits of port P0. - Provides read/write access to all registers with all instructions The six registers are: Input register Contains information at the pinsOutput register Contains output information Direction register Controls direction Interrupt flags Indicates if interrupt(s) are pending Interrupt edge select Contains input signal change necessary for interrupt Interrupt enable Contains interrupt enable pins All six registers contain eight bits except for the interrupt flag register and the interrupt enable register. The two LSBs of the interrupt flag and interrupt enable registers are located in the special functions register (SFR). Three interrupt vectors are implemented, one for Port0.0, one for Port0.1, and one commonly used for any interrupt event on Port0.2 to Port0.7. The Port0.1 and Port0.2 pin function is shared with the 8-Bit Timer/Counter. #### LCD drive Liquid crystal displays (LCDs) for static, 2-, 3- and 4-MUX operations can be driven directly. The controller LCD logic operation is defined by software using memory-bit manipulation. LCD memory is part of the LCD module, not part of data memory. Eight mode and control bits define the operation and current consumption of the LCD drive. The information for the individual digits can be easily obtained using table programming techniques combined with the correct addressing mode. The segment information is stored in LCD memory using instructions for memory manipulation. The drive capability is mainly defined by the external resistor divider that supports the analog levels for 2-, 3- and 4-MUX operation. Groups of the LCD segment lines can be selected for digital output signals. The MSP430x32x configuration has four common signal lines and 21 segment lines. #### A/D converter The analog-to-digital converter (ADC) is a cascaded converter type that converts analog signals from $V_{CC}$ to GND. It is a 12+2 bit converter with a software or automatically-controlled range select. Five inputs can be selected for analog or digital function. A ratiometric current source can be used on four of the analog pins. The current is adjusted by an external resistor and is enabled/disabled by bits located in the control registers. The conversion is started by setting the start-of-conversion bit (SOC) in the control register and the end-of-conversions sets the interrupt flag. The analog input signal is sampled starting with SOC during the next twelve MCLK clock pulses. The power-down bit in the control register controls the operating mode of the ADC peripheral. The current consumption and operation is stopped when it is set. The system reset PUC sets the power-down bit. #### **Basic Timer1** The Basic Timer1 (BT1) divides the frequency of MCLK or ACLK, as selected with the SSEL bit, to provide low frequency control signals. This is done within the system by one central divider, the Basic Timer1, to support low current applications. The BTCTL control register contains the flags which control or select the different operational functions. When the supply voltage is applied or when a reset of the device (RST/NMI pin), a watchdog overflow or a watchdog security key violation occurs, and all bits in the register hold undefined or unchanged status. The user software usually configures the operational conditions on the BT1 during initialization. The Basic Timer1 has two 8-Bit timers which can be cascaded to a 16-bit timer. Both timers can be read and written by software. Two bits in the SFR address range handle the system control interaction according to the function implemented in the Basic Timer1. These two bits are the Basic Timer1 interrupt flag (BTIFG) and the Basic Timer1 interrupt enable (BTIE) bit. #### **Watchdog Timer** The primary function of the Watchdog Timer (WDT) module is to perform a controlled system restart after a software upset has occurred. If the selected time interval expires, a system reset is generated. If this watchdog function is not needed in an application, the module can work as an interval timer, which generates an interrupt after the selected time interval. The Watchdog Timer counter (WDTCNT) is a 15/16-bit up-counter which is not directly accessible by software. The WDTCNT is controlled using the Watchdog Timer control register (WDTCTL), which is an 8-Bit read/write register. Writing to WDTCTL, in both operating modes (watchdog or timer) is only possible by using the correct password in the high-byte. The low-byte stores data written to the WDTCTL. The high-byte password is 05Ah. If any value other than 05Ah is written to the high-byte of the WDTCTL, a system reset PUC is generated. When the password is read its value is 069h. This minimizes accidental write operations to the WDTCTL register. In addition to the Watchdog Timer control bits, two bits included in the WDTCTL configure the NMI pin. #### 8-Bit Timer/Counter The 8-Bit interval timer supports three major functions for the application: - Serial communication or data exchange - Pulse counting or pulse accumulation - Timer The 8-Bit Timer/Counter peripheral includes the following major blocks: an 8-Bit up-counter with preload register, an 8-Bit control register, an input clock selector, an edge detection (e.g. Start bit detection for asynchronous protocols), and an input and output data latch, triggered by the carry-out-signal from the 8-Bit counter. The 8-Bit counter counts up with an input clock which is selected by two control bits from the control register. The four possible clock sources are MCLK, ACLK, the external signal from terminal P0.1, and the signal from the logical AND of MCLK and terminal P0.1. Two counter inputs (load, enable) control the counter operation. The load input controls load operations. A write-access to the counter results in loading the content of the preload register into the counter. The software writes or reads the preload register with all instructions. The preload register acts as a buffer and can be written immediately after the load of the counter is completed. The enable input enables the count operation. When the enable signal is set to high, the counter will count-up each time a positive clock edge is applied to the clock input of the counter. Serial protocols, like UART protocol, need start-bit edge-detection to determine, at the receiver, the start of a data transmission. When this function is activated, the counter starts counting after the start-bit condition is detected. The first signal level is sampled into the RXD input data-latch after completing the first timing interval, which is programmed into the counter. Two latches are used for input and output data (RXD\_FF and TXD\_FF) are clocked by the counter after the programmed timing interval has elapsed. #### **UART** The serial communication uses software and the 8-Bit Timer/Counter hardware. The hardware supports the output of the serial data stream, bit-by-bit, with the timing determined by the counter. The software/hardware interface connects the mixed signal controller to external devices, systems, or networks. #### Timer/Port The Timer/Port module has two 8-Bit counters, an input that triggers one counter, and six 3-state digital outputs. Both counters have an independent clock-selector for selecting an external signal or one of the internal clocks (ACLK or MCLK). One of the counters has an extended control capability to halt, count continuously, or gate the counter by selecting one of two external signals. This gate signal sets the interrupt flag, if an external signal is selected, and the gate stops the counter. Both timers can be read from and written to by software. The two 8-Bit counters can be cascaded to a 16-bit counter. A common interrupt vector is implemented. The interrupt flag can be set from three events in the 8-Bit counter mode (gate signal, overflow from the counters) or from two events in the 16-bit counter mode (gate signal, overflow from the MSB of the cascaded counter). #### absolute maximum ratings† | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> (see Note 5) | 0.3 V to 6 V | |--------------------------------------------------------------------|----------------------------------| | Voltage applied to any pin (referenced to VSS) | 0.3 V to V <sub>CC</sub> + 0.3 V | | Diode current at any device terminal | ± 2 mA | | Storage temperature, T <sub>stq</sub> (unprogrammed device) | –55°C to 150°C | | | –40°C to 85°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 5: All voltage values relative to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | | |------------------------------------------------------------------|---------------------------|---------------------|--------|----------------------|---------------------------------------|--| | Supply voltage, V <sub>CC</sub> (MSP430P/E325) | | 2.7 | | 5.5 | V | | | Supply voltage, during programming OTP/EPROM (AVCC = DVCC = VCC) | MSP430P325, PMS430E325 | 2.7 | 5 | 5.5 | V | | | Supply voltage, V <sub>SS</sub> | | | 0 | | V | | | Operating two circumperature range. T. | MSP430P325 | -40 | | 85 | °C | | | Operating free-air temperature range, T <sub>A</sub> | PMS430E325 | | 25 | | | | | XTAL frequency, f(XTAL) | | | 32 768 | | Hz | | | Processor frequency (signal MCLK) f | VCC = 3 V | DC | | 5 5.5 | MHz | | | Processor frequency (signal MCLK), f(system) | V <sub>CC</sub> = 5 V | DC | | 3.3 | IVIHZ | | | Low-level input voltage, V <sub>IL</sub> (excluding Xin, Xout) | | VSS | | V <sub>SS</sub> +0.8 | V | | | High-level input voltage, VIH (excluding Xin, Xout) | Van 2 WE V | 0.7 V <sub>CC</sub> | | Vcc | l | | | Low-level input voltage, V <sub>IL</sub> (Xin, Xout) | V <sub>CC</sub> = 3 V/5 V | Vss | | 0.2×V <sub>CC</sub> | V | | | High-level input voltage, V <sub>IH</sub> (Xin, Xout) | | 0.8×V <sub>CC</sub> | | VCC | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | NOTE: Minimum processor frequency is defined by system clock. Figure 1. Processor Frequency vs Supply Voltage #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) #### supply current into $AV_{CC}+DV_{CC}$ excluding external current, $f_{system} = 1$ MHz | | PARAMETER | _ | TEST CONE | DITIONS | MIN | TYP | MAX | UNIT | | |-----------|--------------------------------|------|-----------------------------------------------|----------------------------|-----|-------|-------|------|--| | l | Active mode, A/D conversion in | P325 | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C,$ | $V_{CC} = 3 V$ | | 3000 | 5000 | μА | | | I(AM) | power-down | F323 | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C,$ | V <sub>CC</sub> = 5 V | | 10000 | 12000 | μΑ | | | Lanuari | Low power mode (LDMO LDM1) | P325 | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C,$ | V <sub>CC</sub> = 3 V | | 70 | 110 | | | | I(CPUOff) | Low power mode, (LPM0, LPM1) | P325 | $T_A = -40^{\circ}C$ to $85^{\circ}C$ , | V <sub>CC</sub> = 5 V | | 150 | 200 | μΑ | | | 10.000 | Lavorance de (LEMO) | | $T_A = -40^{\circ}C$ to $85^{\circ}C$ , | VCC = 3 V | | 6 | 12 | | | | I(LPM2) | Low power mode, (LPM2) | | $T_A = -40^{\circ}C$ to $85^{\circ}C$ , | V <sub>CC</sub> = 5 V | | 15 | 25 | μΑ | | | | | | T <sub>A</sub> = -40°C | | | 1.5 | 2.4 | | | | | | | T <sub>A</sub> = 25°C | $V_{CC} = 3 V$ | | 1.3 | 2 | | | | la pres | Laurania de (LDMO) | | T <sub>A</sub> = 85°C | | | 1.6 | 2.8 | μΑ | | | I(LPM3) | Low power mode, (LPM3) | | T <sub>A</sub> = -40°C | | | 5.2 | 7 | | | | | | | T <sub>A</sub> = 25°C | V <sub>CC</sub> = 5 V | | 4.2 | 6.5 | | | | | | | T <sub>A</sub> = 85°C | | | 4 | 7 | | | | | | | T <sub>A</sub> = -40°C | | | 0.1 | 0.8 | | | | I(LPM4) | Low power mode, (LPM4) | | T <sub>A</sub> = 25°C | $V_{CC} = 3 \text{ V/5 V}$ | | 0.1 | 0.8 | μΑ | | | | | | T <sub>A</sub> = 85°C | ] | | 0.4 | 1.3 | | | NOTE: All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current. The current consumption in LPM2, LPM3 and LPM4 are measured with active Basic Timer1 (ACLK selected) and LCD module (f(LCD)=1024 Hz, 4 MUX). #### current consumption of active mode versus system frequency $$I_{AM} = I_{AM[1 \text{ MHz}]} \times f_{system} \text{ [MHz]}$$ #### current consumption of active mode versus supply voltage $$I_{AM} = I_{AM[3\ V]} + 200\ \mu\text{A/V} \times (V_{CC}-3\ V)$$ #### Schmitt-trigger inputs Port 0, P0.x Timer/Port, CIN, TP 0.5 | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|---------------------------------------------------------|---------------------------|-----|---------|------| | \/. <b>-</b> | Positive-going input threshold voltage | V <sub>CC</sub> = 3 V | 1.2 | 2.1 | | | VII+ | V <sub>IT+</sub> Positive-going input threshold voltage | V <sub>CC</sub> = 5 V | 2.3 | 3.4 | | | \/ | Negative-going input threshold voltage | V <sub>CC</sub> = 3 V | 0.5 | 1.35 | V | | VIT- | Negative-going input till eshold voltage | V <sub>CC</sub> = 5 V | 1.4 | 2.3 | V | | ٧. | Hyptoropic (View View) | V <sub>CC</sub> = 3 V 0.3 | 1 | | | | V <sub>hys</sub> | Hysteresis (V <sub>IT+</sub> -V <sub>IT-</sub> ) | V <sub>CC</sub> = 5 V | 0.6 | 1.4 | | ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) #### outputs - Port 0: P0.x; Timer/Port: TP0.0...5; LCD: Sxx/Oxx; XBUF, (see Note 6) | | PARAMETER | TEST CONDITIONS | | | MIN | TYP MAX | UNIT | |------------------------|---------------------------|-----------------------------|------------------------|------------|----------------------|----------------------|------| | | | $I_{OH} = -1.2 \text{ mA},$ | $V_{CC} = 3 V$ | See Note 6 | V <sub>CC</sub> -0.4 | VCC | | | V <sub>OH</sub> High-l | High-level output current | $I_{OH} = -3.5 \text{ mA},$ | $V_{CC} = 3 V$ | See Note 7 | V <sub>CC</sub> -1 | VCC | V | | | nign-iever output current | $I_{OH} = -1.5 \text{ mA},$ | $V_{CC} = 5 V$ , | See Note 6 | V <sub>CC</sub> -0.4 | VCC | ľ | | | | $I_{OH} = -4.5 \text{ mA},$ | $V_{CC} = 5 V$ , | See Note 7 | V <sub>CC</sub> -1 | V <sub>CC</sub> | | | | | $I_{OL} = 1.2 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 6 | V <sub>SS</sub> | V <sub>SS</sub> +0.4 | | | VOL | Low-level output voltage | $I_{OL} = 3.5 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 7 | Vss | V <sub>SS</sub> +1 | | | VOL | | I <sub>OL</sub> = 1.5 mA, | $V_{CC} = 5 V$ | See Note 6 | VSS | V <sub>SS</sub> +0.4 | ] | | | | $I_{OL} = 4.5 \text{ mA},$ | V <sub>CC</sub> = 5 V, | See Note 7 | V <sub>SS</sub> | V <sub>SS</sub> +1 | | - NOTES: 6. The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed ±9.6 mA to satisfy the maximum voltage drop specified. - 7. The maximum total current, I<sub>OH</sub>max and I<sub>OL</sub>max, for all outputs combined, should not exceed ±20 mA to satisfy the maximum voltage drop specified. #### leakage current (see Note 8) | | PARAMETER | TEST COND | TEST CONDITIONS | | TYP | MAX | UNIT | |------------------------|-----------------------------|---------------------------------------------------------|----------------------------|--|-----|-----|------| | I <sub>lkg(TP)</sub> | Leakage current, Timer/Port | Timer/Port: V(TP0.x,CIN) (see Note 9) | | | | ±50 | nA | | llkg(P0x) | Leakage current, port 0 | Port 0: V(P0.x)<br>(see Note 10) | ] | | | ±50 | nA | | I <sub>lkg</sub> (S20) | Leakage current, S20 | V <sub>(S20)</sub> = V <sub>SS</sub> to V <sub>CC</sub> | $V_{CC} = 3 \text{ V/5 V}$ | | | ±50 | nA | | I <sub>lkg(Ax)</sub> | Leakage current, ADC | ADC: Ax, x= 0 to 5 (see Note 11) | | | | ±30 | nA | | Ilkg(RST/NMI) | Leakage current, RST/NMI | | 1 | | | ±50 | nA | - NOTES: 8. The leakage current is measured with $V_{SS}$ or $V_{CC}$ applied to the corresponding pin(s), unless otherwise noted. - 9. All Timer/Port pins TP0.0 to TP0.5 are Hi-Z. Pins CIN and TP.0 to TP0.5 are connected together during leakage current measurement. In the leakage measurement the input CIN is included. The input voltage is VSS or VCC. - 10. The port pin must be selected for input and there must be no optional pullup or pulldown resistor. - 11. The input voltage is $V_{(IN)} = V_{SS}$ to $V_{CC}$ , the current source is off, AEN.x bit is normally reset to stop throughput current flowing from $V_{CC}$ to $V_{SS}$ terminal. #### input frequency - Port 0: P0.1; Timer/Port: CIN, TP0.5 | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------|------------------------------|-----------------|-----|-----|-----|-----------|------| | f(IN) | Input frequency | | | DC | | f(system) | MHz | | t(H) or t(L) | High level or low level time | P0.x, CIN, TP.5 | 3 V | 300 | | | ns | | | | | 5 V | 125 | | | ns | #### output frequency | | PARAMETER | TEST CON | TEST CONDITIONS | | | MAX | UNIT | |------------------|-----------|------------------------------------------------------------|-----------------------------|-----|-----|-----------|------| | fXBUF | | XBUF, | C <sub>L</sub> = 20 pF | | | f(system) | MHz | | <sup>t</sup> Xdc | | XBUF, C <sub>L</sub> = 20 pF,<br>V <sub>CC</sub> = 3 V/5 V | f <sub>MCLK</sub> = 1.1 MHz | 40% | | 60% | | | | | | fXBUF = fACLK | 35% | | 65% | | | | | 100 - 110 | fXBUF = fACLK/n | | 50% | | | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) #### external interrupt timing | PARAMETER | TEST CONDITIONS | | TYP | MAX | UNIT | |-----------|-------------------------------------------------------------------------------|-----|-----|-----|-------| | I T/imt\ | Port P0: External trigger signal for the interrupt flag (see Notes 12 and 13) | 1.5 | | | cycle | NOTES: 12. The external signal sets the interrupt flag every time $t_{(int)}$ is met. It may be set even with trigger signals shorter than $t_{(int)}$ . The conditions to set the flag must be met independently of this timing constraint. Input frequency $(t_{(int)})$ is defined in MCLK cycles. #### **RAM** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|--------------------------|-----------------|-----|-----|-----|------| | VRAMh → | CPU halted (see Note 14) | | 1.8 | | | V | NOTE 14: This parameter defines the minimum supply voltage when the data in the program memory RAM remains unchanged. No program execution should take place during this supply voltage condition. #### **DCO** | PARA | METER | TEST CONDITIONS | | MIN | TYP M | λX | UNIT | |----------------------|-----------------------------|----------------------------------------------------------|---------------------------|------|---------|-----|---------| | f(NOM) | DCO | N <sub>DCO</sub> = 1A0h, FN_4=FN_3=FN_2=0 | V <sub>CC</sub> = 3 V/5 V | | 1 | | MHz | | | fpood | N <sub>DCO</sub> = 00 0110 0000, FN_4=FN_3=FN_2=0 | V <sub>CC</sub> = 3 V | 0.15 | ( | ).6 | | | falou | fDCO3 | NDCO = 00 0110 0000, 111_4=111_5=111_2=0 | $V_{CC} = 5 V$ | 0.18 | 0. | 62 | MHz | | f(NOM) | fpccac | NDCO = 11 0100 0000 FN_4=FN_3=FN_2=0 | $V_{CC} = 3 V$ | 1.25 | 4 | 1.7 | 1711 12 | | | fDCO26 | NDCO = 11 0100 0000 1 N_4=1 N_0=1 N_2=0 | $V_{CC} = 5 V$ | 1.45 | į | 5.5 | | | | fnaaa | N <sub>DCO</sub> = 00 0110 0000, FN_4=FN_3=0, FN_2=1 | V <sub>CC</sub> = 3 V | 0.36 | 1. | 05 | | | 2vf (NON) | fDCO3 | NDCO = 00 0110 0000, PN_4=PN_5=0, PN_2=1 | V <sub>CC</sub> = 5 V | 0.39 | | 1.2 | MHz | | <sup>2xf</sup> (NOM) | faces | N <sub>DCO</sub> = 11 0100 0000, FN_4=FN_3=0, FN_2=1 | VCC = 3 V | 2.5 | 8 | 3.1 | 1711 12 | | | fDC26 | NDCO = 11 0100 0000, FN_4=FN_5=0, FN_2=1 | V <sub>CC</sub> = 5 V | 3 | ( | 9.9 | | | | fp.coa Np.co = 00 0110 0000 | NDCO = 00 0110 0000, FN_4=0, FN_3= 1, FN_2=X | VCC = 3 V | 0.5 | | 1.5 | MHz | | 3vf(n,onn) | fDCO3 | NDCO = 00 0110 0000, FN_4=0, FN_5= 1, FN_2=X | V <sub>CC</sub> = 5 V | 0.6 | | 1.8 | | | 3xf(NOM) | f | N <sub>DCO</sub> = 11 0100 0000, FN_4= 0, FN_3=1, FN_2=X | V <sub>CC</sub> = 3 V | 3.7 | | 11 | | | | fDCO26 | NDCO = 11 0100 0000, FN_4= 0, FN_5=1, FN_2=X | V <sub>CC</sub> = 5 V | 4.5 | 13 | 3.8 | | | | | N= = = = 00 0110 0000 EN 4 = 1 EN 2 EN 2 V | VCC = 3 V | 0.7 | 1. | 85 | | | Avfaces | fDCO3 | N <sub>DCO</sub> = 00 0110 0000 FN_4 =1, FN_3=FN_2=X | V <sub>CC</sub> = 5 V | 0.8 | 2 | 2.4 | MHz | | <sup>4xf</sup> (NOM) | | N= == 44.0400.0000 FN 4.4 FN 2.FN 2.V | VCC = 3 V | 4.8 | 13 | 3.3 | | | | fDCO26 | N <sub>DCO</sub> = 11 0100 0000, FN_4=1, FN_3=FN_2=X | V <sub>CC</sub> = 5 V | 6 | 17 | 7.7 | | | N <sub>DCO</sub> | | fMCLK = fNOM , FN_4=FN_3=FN_2=0 | V <sub>CC</sub> = 3 V/5 V | A0h | 1A0h 34 | 0h | | | S | | fNDCO+1 = S × fNDCO | V <sub>CC</sub> = 3 V/5 V | 1.07 | 1. | 13 | | <sup>13.</sup> The external signal needs additionally a timing resulting from the maximum input frequency constraint. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) Figure 2 #### crystal oscillator | | PARAMETER | TEST CONDITIONS | MIN NOM | MAX | UNIT | |---------------------|----------------------------------|---------------------------|---------|-----|------| | C <sub>(Xin)</sub> | Integrated capacitance at input | V <sub>CC</sub> = 3 V/5 V | 12 | | pF | | C <sub>(Xout)</sub> | Integrated capacitance at output | V <sub>CC</sub> = 3 V/5 V | 12 | | pF | #### **PUC/POR** | | PARAMETER | TEST CONDITIONS | | MIN | NOM | MAX | UNIT | |--------------------|-----------|------------------------------|---------------------------|-----|-----|-----|------| | t(POR_delay) | | | | | 150 | 250 | μs | | | POR | T <sub>A</sub> = -40°C | V <sub>CC</sub> = 3 V/5 V | 1.5 | | 2.4 | V | | V(POR) | | T <sub>A</sub> = 25°C | | 1.2 | | 2.1 | V | | | | T <sub>A</sub> = 85°C | | 0.9 | | 1.8 | V | | V <sub>(min)</sub> | | | | 0 | | 0.4 | V | | t(reset) | PUC/POR | Reset is accepted internally | | 2 | | | μs | Figure 3. Power-On Reset (POR) vs Supply Voltage electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) Figure 4. V<sub>(POR)</sub> vs Temperature #### LCD | PARAMETER | | TEST CONDITIO | TEST CONDITIONS | | | UNIT | |---------------------|-----------------|----------------------------------------------------------------|---------------------------|------------------------|------------------------|------| | VO(HLCD) | Output 1 (HLCD) | I(HLCD) <= 10 nA | V <sub>CC</sub> = 3 V/5 V | V <sub>CC</sub> -0.125 | Vcc | V | | VO(LLCD) | Output 0 (LLCD) | I <sub>(LLCD)</sub> <= 10 nA | ACC = 2 A/2 A | V <sub>SS</sub> | V <sub>SS</sub> +0.125 | v | | I <sub>I(R03)</sub> | | R03 = V <sub>SS</sub> ,<br>No load at all seg and com pins | | | | | | I <sub>I(R13)</sub> | Input leakage | R13 = V <sub>CC</sub> / 3,<br>No load at all seg and com pins | V <sub>CC</sub> = 3 V/5 V | | ±20 | nA | | I <sub>I(R23)</sub> | 1 | R23 = 2 V <sub>CC</sub> /3,<br>No load at all seg and com pins | ] | | | | | ro(Rx3 to Sxx) | Resistance | $I(SXX) = -3 \mu A$ | V <sub>CC</sub> = 3 V/5 V | | 50 | kΩ | #### comparator (Timer/Port) | PARAMETER | | TEST C | CONDITIONS | MIN | TYP | MAX | UNIT | | | |-----------------------------------------|--------------------------------------------|-----------|------------------------------------------|----------------------|-----------------------|----------------------|-------|----|----| | 1, | Comparator (Timor/Port) | CPON = 1 | V <sub>CC</sub> = 3 V | | 250 | 350 | μА | | | | '(com) | I <sub>(com)</sub> Comparator (Timer/Port) | | V <sub>CC</sub> = 5 V | | 450 | 600 | μΑ | | | | V <sub>ref(com)</sub> | Internal reference voltage at (-) terminal | CPON = 1 | V <sub>CC</sub> = 3 V/5 V | 0.23×V <sub>CC</sub> | 0.25×V <sub>CC</sub> | 0.26×V <sub>CC</sub> | V | | | | V(1-1-(1-1-1-) | Vhvs(com) Input hysteresis (comparator) | | ( ) Input hystoragis (comparator) (CDON) | CPON = 1 | V <sub>CC</sub> = 3 V | | 5 | 37 | mV | | Vhys(com) Input hysteresis (comparator) | | CI ON = I | V <sub>CC</sub> =5 V | | 10 | 42 | 111 V | | | #### wake-up LPM3 | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------------|------------|-----------------|-----------------------|-----|-----|-----|------| | | | f = 1 MHz | V <sub>CC</sub> = 3 V | | | 6 | | | t <sub>(LPM3)</sub> Delay time | | T = T IVITIZ | V <sub>CC</sub> = 5 V | | 0 | b | 1 | | | Delay time | f = 2 MHz | $V_{CC} = 3 V$ | | | 6 | μs | | | | | V <sub>CC</sub> = 5 V | | | 0 | | | | | f = 3 MHz | V <sub>CC</sub> = 5 V | | | 6 | | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) #### ADC supply current $(f_{(ADCLK)} = 1 \text{ MHz})$ | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------|-------------|----------------------------------------------------------|-----|-----|-----|------| | I(ADC) | ADC current | $SV_{CC}$ on, current source off, $V_{CC} = 3 \text{ V}$ | | 200 | 400 | μΑ | | I(ADC) | ADC current | $SV_{CC}$ on, current source off, $V_{CC} = 5 \text{ V}$ | | 300 | 740 | μΑ | #### SV<sub>CC</sub> (switched AV<sub>CC</sub>) | PARAMETER | TEST CONDITIONS | MIN | NOM MAX | UNIT | |-------------------------|---------------------------------------------------------------------------|------------------------|---------|------| | V(SVCC) | SV <sub>CC</sub> on, $I(SVCC) = -8 \text{ mA}$ , $V_{CC} = 2.5 \text{ V}$ | V <sub>CC</sub> -0.2 V | VCC | V | | I(SVCC) | $SV_{CC}$ off, $SV_{CC} = 0 V$ , $V_{CC} = 5 V$ | | ±0.1 | μΑ | | Z(SVCC) Input impedance | $SV_{CC}$ off, $V_{CC} = 3 \text{ V/5 V}$ | 40 | 100 | kΩ | #### current source (ADC) | | PARAMETER | TEST CONDITIONS | ; | MIN | TYP | MAX | UNIT | |---------------------|-------------------|----------------------------------------------------------------|-----------------------------|-----------------|--------------------|--------------------|------| | V <sub>(Rext)</sub> | Voltage, (Rext) | V(Rext) = V(SVCC) - V(RI),<br>I(RI) = 6 mA, | $V_{CC} = 3 \text{ V/5 V},$ | 0.246 × V(SVCC) | 0.249 ×<br>V(SVCC) | 0.252 ×<br>V(SVCC) | V | | R <sub>(ext)</sub> | External resistor | | $V_{CC} = 3 \text{ V/5 V}$ | 95 | | 1600 | Ω | | | | $VA0A3 = 0 0.4 \times V(SVCC)$ , $I_S = V(Rext)/R(ext) = 1 mA$ | V <sub>CC</sub> = 3 V, | -1 | | 1 | μА | | 110 | Load compliance | $VA0A3 = 0 0.4 \times V(SVCC),$<br>IS = V(Rext)/R(ext) = 6 mA | $V_{CC} = 3 V$ , | -3.2 | | 3.2 | μА | | ΔIS | Load compliance | $VA0A3 = 0 0.5 \times V(SVCC)$<br>IS = V(Rext)/R(ext) = 1 mA | $V_{CC} = 5 V$ , | -1.5 | | 1.5 | μА | | | | $VA0A3 = 0 0.5 \times V(SVCC)$<br>IS = V(Rext)/R(ext) = 6 mA | V <sub>CC</sub> = 5 V, | -3.2 | | 3.2 | μА | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) #### A/D converter $(f_{(ADCLK)} = 1 \text{ MHz})$ | PARAMETER | | TE | ST CONDITIONS | | MIN | TYP | MAX | UNIT | | |-----------------------------------|-------------------------------------------|--------------------------------------------------------------------------|---------------------|---------------------------|--------|----------------------|--------|-------------------------------------|--| | Resolution | | | | | | 12 + 2 | | bits | | | <i>f.</i> , | Conversion frequency | fr >=francisco | 12-bit conversion | V <sub>CC</sub> = 3 V/5 V | 0.1 | | 1.5 | MHz | | | f(con) | Conversion frequency | f(con) = f(ADCLK) | 12+2-bit conversion | ACC = 2 A/2 A | 0.14 | | 1.5 | IVITZ | | | f, , | Conversion cycles | function = factoria/N | 12-bit conversion | V <sub>CC</sub> = 3 V/5 V | | 96 | | cycles of | | | f(concyc) | Conversion cycles | f(ADCLK) = f(MCLK)/N | 12+2-bit conversion | VCC = 3 V/3 V | | 132 | | ADCLK | | | LSB Voltage | | | | V <sub>CC</sub> = 3 V/5 V | 0.000 | 0061×V <sub>SV</sub> | CC | V | | | INL <sub>1</sub> | | 0 ≤ DDV ≤ 127 | | V <sub>CC</sub> = 3 V/5 V | -2 | | 2 | LSB | | | INL <sub>2</sub> | Integral nonlinearity | 128 ≤ DDV ≤ 255 | | V <sub>CC</sub> = 3 V/5 V | -3 | | 3 | LSB | | | INL <sub>3</sub> | (see Note 15) | 256 ≤ DDV ≤ 2047 | | V <sub>CC</sub> = 3 V/5 V | -7 | | 7 | LSB | | | INL <sub>4</sub> | | 2048 ≤ DDV ≤ 4095 | | V <sub>CC</sub> = 3 V/5 V | -10 | | 10 | LSB | | | DNL | Differential nonlinearity (see Note 16) | | | V <sub>CC</sub> = 3 V/5 V | -1 | | 1 | LSB | | | dN/dT | Temperature stability | $V_{(Rext)}/R_{(ext)} = 6mA, R$ | Range A | V <sub>CC</sub> = 3 V/5 V | | 0.008 | | LSB/°C | | | ain/a i | Temperature stability | Range B | | 7 VCC = 3 V/3 V | | 0.015 | | LSB/ C | | | dN/dV(SVCC) | V(SVCC)rejection ratio | Range A, B, V <sub>(Rext)</sub> /R <sub>(</sub><br>SV <sub>CC</sub> ±10% | ext) = 1 mA, | V <sub>CC</sub> = 3 V/5 V | | | 1.25 | LSB/V | | | | | Range A | | V <sub>CC</sub> = 3 V/5 V | -1.2 | -0.49 | 0.24 | % FSR <sub>A</sub><br>(see Note 18) | | | Conversion offs | set 12 bit analog input to | Range B | | V <sub>CC</sub> = 3 V/5 V | -1.7 | -0.6 | 0.49 | % FSR <sub>B</sub><br>(see Note 18) | | | digital value (see Note 17) | | Range C | | V <sub>CC</sub> = 3 V/5 V | -1.8 | -0.6 | 0.6 | % FSR <sub>C</sub><br>(see Note 18) | | | | | Range D | | V <sub>CC</sub> = 3 V/5 V | -1.7 | 0.6 | 0.49 | % FSR <sub>D</sub><br>(see Note 18) | | | Conversion offs digital value (se | set 14 bit analog input to<br>ee Note 17) | Range ABCD | | V <sub>CC</sub> = 3 V/5 V | -0.27 | -0.06 | 0.13 | %FSR <sub>ABCD</sub> (see Note 18) | | | Slope 12 bit | | - | | V <sub>CC</sub> = 3 V/5 V | 0.9925 | 1 | 1.0075 | | | | Slope 14 bit | | | | V <sub>CC</sub> = 3 V/5 V | 0.9982 | 1 | 1.0018 | | | | C <sub>(IN)</sub> | Input capacitance | 1 | | V <sub>CC</sub> = 3 V/5 V | | 40 | 45 | pF | | | R <sub>(SIN)</sub> | Serial input resistance | | | V <sub>CC</sub> = 3 V/5 V | | 2 | | kΩ | | NOTES: 15. DDV is short form of delta digital value. The DDV is a span of conversion results. It is assumed that the conversion is of 12 bit not 12+2 bit. <sup>16.</sup> DNL is valid for all 12-bit ranges and the 14-bit (12+2) range. <sup>17.</sup> Offset referred to full scale 12/14 bit <sup>18.</sup> FSRx: full scale range, separate for the four 12-bit ranges and the 14-bit (12+2) range. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued) #### **JTAG** | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------|-------------------------|---------------------------------------------------------------------------------------------|---------------------------|------|------|-----|--------| | franc | | TCK fraguency | V <sub>CC</sub> = 3 V | DC | | 5 | MHz | | f(TCK) | JTAG/test | TCK frequency | V <sub>CC</sub> = 5 V | DC | | 10 | IVITIZ | | R <sub>(TEST)</sub> | TAGREST | Pullup resistors on TMS, TCK, TDI (see Note 19) | V <sub>CC</sub> = 3 V/5 V | 25 | 60 | 90 | kΩ | | V <sub>(FB)</sub> | | Fuse blow voltage, E/P versions (see Note 21) | V <sub>CC</sub> = 3 V/5 V | 11 | | 12 | V | | I <sub>(FB)</sub> | JTAG/fuse (see Note 20) | Supply current on TDI to blow fuse | | | | 100 | mA | | t(FB) | | Time to blow the fuse | | | | 1 | ms | | V <sub>(PP)</sub> | | Programming voltage, applied to TDI/VPP | | 11 | 11.5 | 13 | V | | I <sub>(PP)</sub> | | Current from programming voltage source | | | | 70 | mA | | t(pps) | EPROM (E) and OTP(P) - | Programming time, single pulse | | 5 | | | ms | | t(ppf) | versions only | Programming time, fast algorithm | | | 100 | | μs | | Pn | | Number of pulses for successful programming | | 4 | | 100 | Pulses | | | | Data retention T <sub>J</sub> < 55°C | | 10 | | | year | | t(erase) | EPROM (E) versions only | Erase time wave length 2537 Å at 15 Ws/cm <sup>2</sup> (UV lamp of 12 mW/ cm <sup>2</sup> ) | | 30 | | | min | | | | Write/Erase cycles | | 1000 | | | cycles | NOTES: 19. The TMS and TCK pullup resistors are implemented in all C-, P-, and E-versions. <sup>20.</sup> Once the JTAG fuse is blown, no further access to the MSP430 JTAG/test feature is possible. The JTAG block switches to by-pass mode. <sup>21.</sup> The voltage supply to blow the JTAG fuse is applied to TDI/VPP pin when fuse blowing is desired. # DIGITAL CONTROLLED OSCILLATOR FREQUENCY vs OPERATING FREE-AIR TEMPERATURE 1.8 Figure 5 #### **DIGITAL CONTROLLED OSCILLATOR FREQUENCY** #### typical input/output schematics CMOS INPUT (RST/NMI) **CMOS SCHMITT-TRIGGER INPUT (CIN)** I/O WITH SCHMITT-TRIGGER INPUT (P0.x, TP5) CMOS 3-STATE OUTPUT (TP0-4, XBUF) MSP430P/E325: TMS, TCK MSP430P/E325: TDO/TDI - NOTES: A. Optional selection of pullup or pulldown resistors with ROM (masked) versions. Anti-parallel diodes are connected between AVSS and DVss. - B. Fuses for the optional pullup and pulldown resistors can only be programmed at the factory. #### typical input/output schematics LCD OUTPUT (COM0-4, Sn, Sn/On) NOTE: The signals VA, VB, VC, and VD come from the LCD module analog voltage generator. - NOTES: A. During programming activity and when blowing the JTAG enable fuse, the TDI/VPP terminal is used to apply the correct voltage source. The TDO/TDI terminal is used to apply the test input data for JTAG circuitry. - B. The TDI/VPP terminal of the 'P325 and 'E325 does not have an internal pullup resistor. An external pulldown resistor is recommended to avoid a floating node which could increase the current consumption of the device. - C. The TDO/TDI terminal is in a high-impedance state after POR. The 'P325 and 'E325 needs a pullup or a pulldown resistor to avoid floating a node which could increase the current consumption of the device. Figure 7. MSP430P325/E325: TDI/VPP, TDO/TDI #### JTAG fuse check mode MSP430 devices that have the fuse on the TDI/VPP terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current, I<sub>TF</sub>, of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TDI/VPP pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption. Activation of the fuze check mode occurs with the first negative edge on the TMS pin after power-up or if TMS is being held low during power-up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated. Figure 8. Fuse Check Mode Current, MSP430P/E325 Care must be taken to avoid accidentally activating the fuse check mode, including guarding against EMI/ESD spikes that could cause signal edges on the TMS pin. Configuration of TMS, TCK, TDI/VPP and TDO/TDI pins in applications. | | P/E3xx | | | |-----|---------------|--|--| | TDI | 68k, pulldown | | | | TDO | 68k, pulldown | | | | TMS | Open | | | | TCK | Open | | | #### PG (R-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Contact field sales office to determine if a tighter coplanarity requirement is available for this package. #### MSP430P325 (PM package) #### PM (S-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 - D. May also be thermally enhanced plastic with leads connected to the die pads. #### MSP430P325 (FN package) #### **FN PACKAGE** (TOP VIEW) 6 5 4 3 2 1 68 67 66 65 64 63 62 61 DV<sub>CC</sub> 10 S20/O20/CMPI SV<sub>CC</sub> 11 59 S19/O19 Rext 1 12 58 S18/O18 A2 13 57 S17/O17 A3 🛮 14 56 S16/O16 A4 ∏ 15 55 S15/O15 A5 | 16 54 S14/O14 Xin 🛮 17 53 S13/O13 Xout/TCLK 18 52 S12/O12 CIN | 19 51 S11/O11 TP0.0 20 50 S10/O10 TP0.1 721 49 S9/O9 TP0.2 22 48 S8/O8 47 TP0.3 23 S7/O7 TP0.4 | 24 S6/O6 TP0.5 25 45 S5/O5 P0.0 26 S4/O4 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 P0.1/RXD P0.2/TXD P0.3 P0.4 P0.5 P0.5 P0.7 R23 R23 R13 R03 S0 S1 S2/O2 S3/O3 NC - No internal connection #### FN (S-PQCC-J\*\*) #### **20 PIN SHOWN** #### PLASTIC J-LEADED CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-018 #### PMS430E325 (FZ package) NC - No internal connection #### FZ (S-CQCC-J\*\*) #### 28 LEAD SHOWN #### J-LEADED CERAMIC CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated